Accurate Analysis and Design of Integrated Single Input Schmitt Trigger Circuits

被引:9
作者
Elmezayen, Mohamed R. [1 ,2 ]
Hu, Wei [1 ]
Maghraby, Amr M. [2 ]
Abougindia, Islam T. [2 ]
Ay, Suat U. [1 ]
机构
[1] Univ Idaho, Dept Elect & Comp Engn, Moscow, ID 83844 USA
[2] Mil Tech Collage, Elect Engn Dept, Cairo 11838, Egypt
关键词
schmitt trigger; artificial neural networks; hysteresis circuits; CONTROLLED OSCILLATOR; IMAGE SENSOR; CMOS; VOLTAGE; HYSTERESIS; NEURON; MODEL;
D O I
10.3390/jlpea10030021
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Schmitt trigger (ST) circuits are widely used integrated circuit (IC) blocks with hysteretic input/output (I/O) characteristics. Like the I/O characteristics of a living neuron, STs reject noise and provide stability to systems that they are deployed in. Indeed, single-input/single-output (SISO) STs are likely candidates to be the core unit element in artificial neural networks (ANNs) due not only to their similar I/O characteristics but also to their low power consumption and small silicon footprints. This paper presents an accurate and detailed analysis and design of six widely used complementary metal-oxide-semiconductor (CMOS) SISO ST circuits. The hysteresis characteristics of these ST circuits were derived for hand calculations and compared to original design equations and simulation results. Simulations were carried out in a well-established, 0.35 mu m/3.3 V, analog/mixed-signal CMOS process. Additionally, simulations were performed using a wide range of supplies and process variations, but only 3.3 V supply results are presented. Most of the new design equations provide better accuracy and insights, as broad assumptions of original derivations were avoided.
引用
收藏
页码:1 / 20
页数:20
相关论文
共 45 条
[1]   Low power Schmitt trigger circuit [J].
Al-Sarawi, SF .
ELECTRONICS LETTERS, 2002, 38 (18) :1009-1010
[2]  
Allen P., 2002, CMOS ANALOG CIRCUIT, VSecond
[3]   A PRECISION VARIABLE-SUPPLY CMOS COMPARATOR [J].
ALLSTOT, DJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (06) :1080-1087
[4]  
Beheshti B, 2012, IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS DESIGN, SYSTEMS AND APPLICATIONS (ICEDSA 2012), P203, DOI 10.1109/ICEDSA.2012.6507797
[5]  
Beiu V, 2015, 2015 IEEE 15TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), P682, DOI 10.1109/NANO.2015.7388698
[6]   A new Schmitt trigger circuit in a 0.13-μm 1/2.5-V CMOS process to receive 3.3-V input signals [J].
Chen, SL ;
Ker, MD .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (07) :361-365
[7]  
Chen SL, 2004, 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, P573
[8]   Circuit-level design technique to mitigate impact of process, voltage and temperature variations in complementary metal-oxide semiconductor full adder cells [J].
Dokania, Vishesh ;
Islam, Aminul .
IET CIRCUITS DEVICES & SYSTEMS, 2015, 9 (03) :204-212
[9]   CMOS SCHMITT TRIGGERS [J].
DOKIC, BL .
IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1984, 131 (05) :197-202
[10]  
Dongwon Park, 2008, 2008 IEEE Sensors, P294, DOI 10.1109/ICSENS.2008.4716439