An Asynchronous Binary-Search ADC Architecture With a Reduced Comparator Count

被引:43
作者
Lin, Ying-Zu [1 ]
Chang, Soon-Jyh [1 ]
Liu, Yen-Ting [2 ]
Liu, Chun-Cheng [1 ]
Huang, Guan-Ying [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
[2] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
关键词
Asynchronous analog-to-digital converter (ADC); Binary-search analog-to-digital converter (ADC); successive approximation register (SAR);
D O I
10.1109/TCSI.2009.2037403
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports an asynchronous binary-search analog-to-digital converter (ADC) with reference range prediction. An original N-bit binary-search ADC requires 2(N) - 1 comparators while the proposed one only needs 2N - 1 ones. Compared to the (high speed, high power) flash ADC and (low speed, low power) successive approximation register ADC, the proposed architecture achieves the balance between power consumption and operation speed. The proof-of-concept 5-bit prototype only consists of a passive track-and-hold circuit, a reference ladder, 9 comparators, 56 switches and 26 static logic gates. This compact ADC occupies an active area of 120 x 50 mu m(2) and consumes 1.97 mW from a 1-V supply. At 800 MS/s, the effective number of bits is 4.40 bit and the effective resolution bandwidth is 700 MHz. The resultant figure of merit is 116 fJ/conversion-step.
引用
收藏
页码:1829 / 1837
页数:9
相关论文
共 13 条
[1]  
Cao Z., 2008, Solid-State Circuits Conference,ISSCC Digest of Technical Papers, P542
[2]   A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS [J].
Chen, Shuo-Wei Michael ;
Brodersen, Robert W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2669-2680
[3]   Kickback noise reduction techniques for CMOS latched comparators [J].
Figueiredo, Pedro M. ;
Vital, Joao C. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (07) :541-545
[4]  
Ginsburg B.P., 2008, SOLID STATE CIRCUITS, P240, DOI DOI 10.1109/ISSCC.2008.4523146
[5]   Explicit analysis of channel mismatch effects in time-interleaved ADC systems [J].
Kurosawa, N ;
Kobayashi, H ;
Maruyama, K ;
Sugawara, H ;
Kobayashi, K .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2001, 48 (03) :261-271
[6]   A 1.35 GS/s, 10 b, 175 mW time-interleaved AD converter in 0.13 μm CMOS [J].
Louwsma, Simon M. ;
van Tuifl, A. J. M. ;
Vertregt, Maarten ;
Nauta, Bram .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :778-786
[7]  
Van Der Plas G., 2008, Digest of Technical Papers, IEEE International Solid-State Circuits Conference, P242
[8]  
Verbruggen B., 2008, IEEE INT SOL STAT CI, P252, DOI DOI 10.1109/ISSCC.2008.4523152
[9]   A 7.6 mW 1.75 GS/s 5 bit flash A/D converter in 90 nm digital CMOS [J].
Verbruggen, Bob ;
Wambacq, Piet ;
Kuijk, Maarten ;
Van der Plas, Geert .
2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, :14-+
[10]   A 600-MSPS 8-bit CMOS ADC Using Distributed Track-and-Hold With Complementary Resistor/Capacitor Averaging [J].
Wang, Zhengyu ;
Chang, Mau-Chung Frank .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (11) :3621-3627