Partitioned security processor architecture on FPGA platform

被引:10
作者
Paul, Rourab [1 ]
Shukla, Sandeep [1 ]
机构
[1] Indian Inst Technol Kanpur, Comp Sci Engn Dept, Kanpur, Uttar Pradesh, India
关键词
field programmable gate arrays; cryptographic protocols; reconfigurable architectures; coprocessors; application specific integrated circuits; cache storage; invasive software; partitioned security processor architecture; FPGA platform; Internet protocol security; IPsec; secure sockets layer; transport layer security; TLS; network security protocols; cryptographic functions; application specific integrated circuit; ASIC; field programmable gate array; FPGA; side channel based attacks; malware based exfiltration; sensitive information; security keys; cryptographic enclave processors; processor data-path; partitioned enclave architecture; SSL security protocols; processor data path; secret key memory; Trivium random number generator; RSA; advanced encryption standard; KECCAK crypto blocks; optimised architectures; KECCAK coprocessor; processing element; communication interfaces; control signal hazards; AES core communication; direct memory access controller; PE overhead reduction; Vivado; 2015; 2; Artix-7 FPGA platform;
D O I
10.1049/iet-cdt.2017.0178
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Internet protocol security (IPSec), secure sockets layer (SSL)/transport layer security (TLS) and other security protocols necessitate high throughput hardware implementation of cryptographic functions. In recent literature, cryptographic functions implemented in software, application specific integrated circuit (ASIC) and field programmable gate array (FPGA). They are not necessarily optimized for throughput. Due to the various side-channel based attacks on cache and memory, and various malware based exfiltration of security keys and other sensitive information, cryptographic enclave processors are implemented which isolates the cryptographically sensitive information like keys. We propose a partitioned enclave architecture targeting IPSec, TLS and SSL where the partitioned area ensures that the processor data-path is completely isolated from the secret-key memory. The security processor consists of a Trivium random number generator, Rivest-Shamir-Adleman (RSA), advanced encryption standard (AES) and KECCAK cryptos. We implement three different optimized KECCAK architectures. The processing element (PE) handles all communication interfaces, data paths, and control hazards of network security processor. The memory of KECCAK and AES communication is done via a direct memory access controller to reduce the PE overhead. The whole system is demonstrated by FPGA implementation using Vivado 2015.2 on Artix-7 (XC7A100T, CSG324). The performances of the implemented KECCAKs are better in terms of security, throughput and resource than the existing literature.
引用
收藏
页码:216 / 226
页数:11
相关论文
共 48 条
[1]  
Advanced Micro Devices, 2013, ADV SYNCHR FAC PROP, V43, P2013
[2]  
Ahmed KE, 2015, IEEE I C ELECT CIRC, P617, DOI 10.1109/ICECS.2015.7440392
[3]  
Akin Abdulkadir, 2010, P 3 INT C SEC INF NE
[4]  
Amon Y., 2006, P C DES AUT TEST EUR
[5]   Cryptographic processors - A surrey [J].
Anderson, R ;
Bond, M ;
Clulow, J ;
Skorobogatov, S .
PROCEEDINGS OF THE IEEE, 2006, 94 (02) :357-369
[6]  
[Anonymous], 2011, 20 USENIX SEC S SANF
[7]  
[Anonymous], 2012, XILINXXAPP374, V368
[8]  
[Anonymous], 2008, The transport layer security (TLS) protocol version 1.2
[9]  
BANGERTER E., 2011, P WORKSH CONSTR SID, P215
[10]  
Bartolini S., 2009, CRYPTOGRAPHIC ENG, P191