Design and evaluation of an ultra-area-efficient fault-tolerant QCA full adder

被引:108
作者
Roohi, Arman [1 ]
DeMara, Ronald F. [1 ]
Khoshavi, Navid [1 ]
机构
[1] Univ Cent Florida, Dept Elect Engn & Comp Sci, Orlando, FL 32816 USA
关键词
Quantum-dot Cellular Automata (QCA); Full adder; Fault-tolerant gate; Defect-based fault analysis; Reliability; Probabilistic Transfer Matrix; RELIABILITY EVALUATION; MAJORITY GATE; QUANTUM; SIMULATION; CLOCKING; CIRCUITS; DEVICE; CELL;
D O I
10.1016/j.mejo.2015.03.023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Quantum-dot cellular automata (QCA) has been studied extensively as a promising switching technology at nanoscale level. Despite several potential advantages of QCA-based designs over conventional CMOS logic, some deposition defects are probable to occur in QCA-based systems which have necessitated fault-tolerant structures. Whereas binary adders are among the most frequently-used components in digital systems, this work targets designing a highly-optimized robust full adder in a QCA framework. Results demonstrate the superiority of the proposed full adder in terms of latency, complexity and area with respect to previous full adder designs. Further, the functionality and the defect tolerance of the proposed full adder in the presence of QCA deposition faults are studied. The functionality and correctness of our design is confirmed using high-level synthesis, which is followed by delineating its normal and faulty behavior using a Probabilistic Transfer Matrix (PTM) method. The related waveforms which verify the robustness of the proposed designs are discussed via generation using the QCADesigner simulation tool. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:531 / 542
页数:12
相关论文
共 38 条
[31]   Testing of quantum cellular automata [J].
Tahoori, MB ;
Huang, J ;
Momenzadeh, M ;
Lombardi, F .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2004, 3 (04) :432-442
[32]   Defects and faults in quantum cellular automata at nano scale [J].
Tahoori, MB ;
Momenzadeh, M ;
Huang, J ;
Lombardi, F .
22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, :291-296
[33]   Design of Testable Reversible Sequential Circuits [J].
Thapliyal, Himanshu ;
Ranganathan, Nagarajan ;
Kotiyal, Saurabh .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (07) :1201-1209
[34]   LOGICAL DEVICES IMPLEMENTED USING QUANTUM CELLULAR-AUTOMATA [J].
TOUGAW, PD ;
LENT, CS .
JOURNAL OF APPLIED PHYSICS, 1994, 75 (03) :1818-1825
[35]   QCADesigner: A rapid design and simulation tool for quantum-dot cellular automata [J].
Walus, K ;
Dysart, TJ ;
Jullien, GA ;
Budiman, RA .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2004, 3 (01) :26-31
[36]  
Wang W, 2003, 2003 THIRD IEEE CONFERENCE ON NANOTECHNOLOGY, VOLS ONE AND TWO, PROCEEDINGS, P461
[37]   Thermodynamic behavior of molecular-scale quantum-dot cellular automata (QCA) wires and logic devices [J].
Wang, YL ;
Lieberman, M .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2004, 3 (03) :368-376
[38]   Clocking misalignment tolerance of pipelined magnetic QCA architectures [J].
Yang, Xiaokuo ;
Cai, Li ;
Kang, Qiang ;
Zhao, Xiaohui .
MICROELECTRONICS JOURNAL, 2012, 43 (06) :386-392