An LDPC decoder chip based on self-routing network for IEEE 802.16e applications

被引:80
作者
Liu, Chih-Hao [1 ]
Yen, Shau-Wei [2 ]
Chen, Chih-Lung [2 ]
Chang, Hsie-Chia [2 ]
Lee, Chen-Yi [2 ]
Hsu, Yar-Sun [1 ]
Jou, Shyh-Jye [2 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
decoder architectures; IEEE; 802.16; iterative decoders; LDPC codes; phase-overlapping; self-routing; WiMax;
D O I
10.1109/JSSC.2007.916610
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An LDPC decoder chip fully compliant to IEEE 802.16e applications is presented. Since the parity check matrix can be decomposed into sub-matrices which are either a zero-matrix or a cyclic shifted matrix, a phase-overlapping message passing scheme is applied to update messages immediately, leading to enhance decoding throughput. With only one shifter-based permutation structure, a self-routing switch network is proposed to merge 19 different sub-matrix sizes as defined in IEEE 802.16e and enable parallel message to be routed without congestion. Fabricated in the 90 nm 1P9M CMOS process, this chip achieves 105 Mb/s at 20 iterations while decoding the rate-5/6 2304-bit code at 150 MHz operation frequency. To meet the maximum data rate in IEEE 802.16e, this chip operates at 109 MHz frequency and dissipates 186 mW at 1.0 V supply.
引用
收藏
页码:684 / 694
页数:11
相关论文
共 21 条
  • [1] [Anonymous], 2005, P80216E2005 IEEE
  • [2] A 690-mW 1-Gb/s 1024-b, rate-1/2 low-density parity-check code decoder
    Blanksby, AJ
    Howland, CJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) : 404 - 412
  • [3] Brack T., 2006, P IEEE 17 INT S PERS, P1
  • [4] CHEN H, 2003, P IEEE GLOBECOM, V1, P113
  • [5] Near optimum universal belief propagation based decoding of low-density parity check codes
    Chen, JH
    Fossorier, MPC
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 2002, 50 (03) : 406 - 414
  • [6] Fan J., 2001, CONSTRAINED CODING S, DOI 10.1007%2F978-1-4615-1525-8
  • [7] GALLAGER RG, 1963, LOW DENSITY PARITY D
  • [8] Hocevar DE, 2004, 2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, P107
  • [9] Loosely coupled memory-based decoding architecture for low density parity check codes
    Kang, Se-Hyeon
    Park, In-Cheol
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (05) : 1045 - 1056
  • [10] KIM S, 2002, P IEEE INT S CIRC SY, V2, P93