On-chip ESD protection design by using polysilicon diodes in CMOS process

被引:19
|
作者
Ker, MD [1 ]
Chen, TY
Wang, TH
Wu, CY
机构
[1] Natl Chiao Tung Univ, Inst Elect, Integrated Circuits & Syst Lab, Hsinchu 300, Taiwan
[2] Sunplus Technol Co Ltd, Prod & Technol Div, Hsinchu, Taiwan
关键词
electrostatic discharge (ESD); ESD protection circuit; polysilicon diode; smart card; transmission-line-pulse (TLP) generator;
D O I
10.1109/4.913746
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel on-chip electrostatic discharge (ESD) protection design by using polysilicon diodes as the ESD clamp devices in CMOS process is first proposed in this paper, Different process splits have been experimentally evaluated to find the suitable doping concentration for optimizing the polysilicon diodes for both on-chip ESD protection design and the application requirements of the smart-card ICs. The secondary breakdown current (It2) of the polysilicon diodes under the forward- and reverse-bias conditions has been measured by the transmission-line-pulse (TLP) generator to investigate its ESD robustness, Moreover, by adding an efficient VDD-to-VSS clamp circuit into the IC, the human-body-model (HBM) ESD robustness of the IC with polysilicon diodes as the ESD clamp devices has been successfully improved from the original similar to 300 V to become greater than or equal to3 kV, This design has been practically applied in a mass-production smart-card IC.
引用
收藏
页码:676 / 686
页数:11
相关论文
共 50 条
  • [42] Compact Modeling of on-chip ESD protection devices using verilog-A
    Li, Junjun
    Joshi, Sopan
    Barnes, Ryan
    Rosenbaum, Elyse
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) : 1047 - 1063
  • [43] DESIGNING ON-CHIP POWER-SUPPLY COUPLING DIODES FOR ESD PROTECTION AND NOISE-IMMUNITY
    DABRAL, S
    ASLETT, R
    MALONEY, T
    JOURNAL OF ELECTROSTATICS, 1994, 33 (03) : 357 - 370
  • [44] System-level ESD protection design with on-chip transient detection circuit
    Yen, Cheng-Cheng
    Ker, Ming-Dou
    Shih, Pi-Chia
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 616 - 619
  • [45] On-Chip ESD Protection Device for High-Speed I/O Applications in CMOS Technology
    Chen, Jie-Ting
    Lin, Chun-Yu
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (10) : 3979 - 3985
  • [46] Substrate-triggered SCR device for on-chip ESD protection in fully silicided sub-0.25-μm CMOS process
    Ker, MD
    Hsu, KC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (02) : 397 - 405
  • [47] ESD protection design for advanced CMOS
    Huang, JB
    Wang, GW
    ADVANCES IN MICROELECTRONIC DEVICE TECHNOLOGY, 2001, 4600 : 123 - 131
  • [48] Design of Polysilicon-Gate DDSCR Device For RF Chip's ESD Protection Based on 0.18μm BCD Process
    Jin, Xiangliang
    Wang, Yang
    2019 CROSS STRAIT QUAD-REGIONAL RADIO SCIENCE AND WIRELESS TECHNOLOGY CONFERENCE (CSQRWC), 2019,
  • [49] Investigation on RF characteristics of stacked P-I-N polysilicon diodes for ESD protection design in 0.18-μm CMOS technology
    Shiu, Yu-Da
    Chuang, Che-Hao
    Ker, Ming-Dou
    2006 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 56 - +
  • [50] Circuit and process design considerations for ESD protection in advanced CMOS processes
    Anderson, WR
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (07): : 1087 - 1103