On-chip ESD protection design by using polysilicon diodes in CMOS process

被引:19
|
作者
Ker, MD [1 ]
Chen, TY
Wang, TH
Wu, CY
机构
[1] Natl Chiao Tung Univ, Inst Elect, Integrated Circuits & Syst Lab, Hsinchu 300, Taiwan
[2] Sunplus Technol Co Ltd, Prod & Technol Div, Hsinchu, Taiwan
关键词
electrostatic discharge (ESD); ESD protection circuit; polysilicon diode; smart card; transmission-line-pulse (TLP) generator;
D O I
10.1109/4.913746
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel on-chip electrostatic discharge (ESD) protection design by using polysilicon diodes as the ESD clamp devices in CMOS process is first proposed in this paper, Different process splits have been experimentally evaluated to find the suitable doping concentration for optimizing the polysilicon diodes for both on-chip ESD protection design and the application requirements of the smart-card ICs. The secondary breakdown current (It2) of the polysilicon diodes under the forward- and reverse-bias conditions has been measured by the transmission-line-pulse (TLP) generator to investigate its ESD robustness, Moreover, by adding an efficient VDD-to-VSS clamp circuit into the IC, the human-body-model (HBM) ESD robustness of the IC with polysilicon diodes as the ESD clamp devices has been successfully improved from the original similar to 300 V to become greater than or equal to3 kV, This design has been practically applied in a mass-production smart-card IC.
引用
收藏
页码:676 / 686
页数:11
相关论文
共 50 条
  • [31] Systematic Characterization of Graphene ESD Interconnects for On-Chip ESD Protection
    Chen, Qi
    Ma, Rui
    Zhang, Wei
    Lu, Fei
    Wang, Chenkun
    Liang, Owen
    Zhang, Feilong
    Li, Cheng
    Tang, He
    Xie, Ya-Hong
    Wang, Albert
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3205 - 3212
  • [32] A NEW ON-CHIP ESD PROTECTION CIRCUIT WITH DUAL PARASITIC SCR STRUCTURES FOR CMOS VLSI
    WU, CY
    KER, MD
    LEE, CY
    KO, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) : 274 - 280
  • [33] Comparison of different on-chip ESD protection structures in a 0.35 mu m CMOS technology
    Richier, C
    Maene, N
    Mabboux, G
    Bellens, R
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (10-11): : 1537 - 1540
  • [34] SCR device with dynamic holding voltage for on-chip ESD protection in a 0.25-μm fully salicided CMOS process
    Ker, MD
    Chen, ZP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (10) : 1731 - 1733
  • [35] Optimization on Layout Strategy of Gate-Grounded NMOS for On-Chip ESD Protection in a 65-nm CMOS Process
    Lu, Guangyi
    Wang, Yuan
    Zhang, Xing
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (05): : 590 - 596
  • [36] A Power Clamp Circuit Using Current Mirror for On-chip ESD Protection
    Lu, Guangyi
    Wang, Yuan
    Zhang, Xuelin
    Jia, Song
    Zhang, Ganggang
    Zhang, Xing
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 887 - 889
  • [37] Programmable On-Chip ESD Protection Using Nanocrystal Dots Mechanism and Structures
    Shi, Zitao
    Wang, Xin
    Liu, Jian
    Lin, Lin
    Zhao, Hui
    Fang, Qiang
    Wang, Li
    Zhang, Chen
    Fan, Siqiang
    Tang, He
    Li, Bei
    Wang, Albert
    Liu, Jianlin
    Cheng, Yuhua
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (05) : 884 - 889
  • [38] Compact modeling of on-chip ESD protection devices using Verilog-A
    IEEE, United States
    不详
    不详
    不详
    不详
    不详
    不详
    IEEE Trans Comput Aided Des Integr Circuits Syst, 2006, 6 (1047-1063):
  • [39] On-chip ESD protection design with substrate-triggered technique for mixed-voltage I/O circuits in subquarter-micrometer CMOS process
    Ker, MD
    Lin, KH
    Chuang, CH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (10) : 1628 - 1635
  • [40] Active electrostatic discharge (ESD) device for on-chip ESD protection in sub-quarter-micron complementary metal-oxide semiconductor (CMOS) process
    Ker, MD
    Tseng, TK
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2004, 43 (1A-B): : L33 - L35