Effect of silicon anisotropy on interfacial fracture for three dimensional through-silicon-via (TSV) under thermal loading

被引:31
作者
Dai, Yanwei [1 ]
Zhang, Min [1 ]
Qin, Fei [1 ]
Chen, Pei [1 ]
An, Tong [1 ]
机构
[1] Beijing Univ Technol, Coll Mech Engn & Appl Elect Technol, Inst Elect Packaging Technol & Reliabil, Beijing 100124, Peoples R China
基金
中国国家自然科学基金;
关键词
Through-silicon-via; Interface crack; Silicon anisotropy; Energy release rate; Thermal loading; RELIABILITY; IMPACT; MICROSTRUCTURE; INTERCONNECTS; PROTRUSION; CONSTRAINT; STRENGTH; STRESSES;
D O I
10.1016/j.engfracmech.2019.01.030
中图分类号
O3 [力学];
学科分类号
08 ; 0801 ;
摘要
The anisotropy property of silicon is a basic property which has been discussed widely in the reliability assessment of electronic components. However, the effect of silicon anisotropy on the fracture behavior of through-silicon-via (TSV) has not been discussed in the available literatures. In this paper, the effect of silicon anisotropy on the crack driving force, e.g. energy release rate (ERR), is discussed thoroughly by considering different crack depths, aspect ratios as well as heating and cooling effects in typical TSV under three dimensional (3D) conditions. A semi-empirical formula to estimate the ERR of TSV crack under thermal loading is proposed incorporating the effect of silicon anisotropy. Through numerical computation and theoretical analysis of ERR for interface crack in TSV under thermal loading, the influence of silicon crystal orientation on ERR has been presented and compared. Because of silicon anisotropy, the level of ERR under 3D case considering silicon anisotropy is much more remarkable than that of ERR under linearly isotropic 3D case and linearly isotropic 2D case, which reveals the significant role of silicon anisotropy on interface fracture of TSV. A discussion is also carried out to show the neglect of silicon anisotropy will lead to underestimation of cracking behavior for interface crack of TSV. The effect of TSV-Cu plasticity on the interface cracking behavior is also presented in which the so-called "constraint effect" is also found in the interface cracking behavior of TSV. The crack driving forces under various sizes of TSV with different crack depths are also given and discussed in this paper, which shows that the size effect also exists on the estimation of ERR for interface crack in TSV under thermal loading.
引用
收藏
页码:274 / 300
页数:27
相关论文
共 43 条
[1]   Development of Large Die Fine-Pitch Cu/low-k FCBGA Package with through Silicon via (TSV) Interposer [J].
Chai, Tai Chong ;
Zhang, Xiaowu ;
Lau, John H. ;
Selvanayagam, Cheryl S. ;
Damaruganath, Pinjala ;
Hoe, Yen Yi Germaine ;
Ong, Yue Ying ;
Rao, Vempati Srinivas ;
Wai, Eva ;
Li, Hong Yu ;
Liao, E. Bin ;
Ranganathan, Nagarajan ;
Vaidyanathan, Kripesh ;
Liu, Shiguo ;
Sun, Jiangyan ;
Ravi, Mullapudi ;
Vath, Charles J., III ;
Tsutsumi, Yoshihiro .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (05) :660-672
[2]   Microstructure Evolution and Protrusion of Electroplated Cu-Filled Through-Silicon Vias Subjected to Thermal Cyclic Loading [J].
Chen, Si ;
An, Tong ;
Qin, Fei ;
Chen, Pei .
JOURNAL OF ELECTRONIC MATERIALS, 2017, 46 (10) :5916-5932
[3]   Protrusion of electroplated copper filled in through silicon vias during annealing process [J].
Chen, Si ;
Qin, Fei ;
An, Tong ;
Chen, Pei ;
Xie, Bin ;
Shi, Xunqing .
MICROELECTRONICS RELIABILITY, 2016, 63 :183-193
[4]  
Chukwudi O, 2010, J MICROMECH MICROENG, V20
[5]   Cu pumping in TSVs: Effect of pre-CMP thermal budget [J].
De Wolf, I. ;
Croes, K. ;
Pedreira, O. Varela ;
Labie, R. ;
Redolfi, A. ;
Van De Peer, M. ;
Vanstreels, K. ;
Okoro, C. ;
Vandevelde, B. ;
Beynea, E. .
MICROELECTRONICS RELIABILITY, 2011, 51 (9-11) :1856-1859
[6]   EDGE-BONDED DISSIMILAR ORTHOGONAL ELASTIC WEDGES UNDER NORMAL AND SHEAR LOADING [J].
DUNDURS, J ;
BOGY, DB .
JOURNAL OF APPLIED MECHANICS, 1969, 36 (03) :650-&
[7]   Reliability of TSV interconnects: Electromigration, thermal cycling, and impact on above metal level dielectric [J].
Frank, T. ;
Moreau, S. ;
Chappaz, C. ;
Leduc, P. ;
Arnaud, L. ;
Thuaire, A. ;
Chery, E. ;
Lorut, F. ;
Anghel, L. ;
Poupon, G. .
MICROELECTRONICS RELIABILITY, 2013, 53 (01) :17-29
[8]   An overview of through-silicon-via technology and manufacturing challenges [J].
Gambino, Jeffrey P. ;
Adderly, Shawn A. ;
Knickerbocker, John U. .
MICROELECTRONIC ENGINEERING, 2015, 135 :73-106
[9]   Annealing-induced interfacial toughening using a molecular nanolayer [J].
Gandhi, Darshan D. ;
Lane, Michael ;
Zhou, Yu ;
Singh, Amit P. ;
Nayak, Saroj ;
Tisch, Ulrike ;
Eizenberg, Moshe ;
Ramanath, Ganapathiraman .
NATURE, 2007, 447 (7142) :299-U2
[10]   Effects of SiO2 film thickness and operating temperature on thermally-induced failures in through-silicon-via structures [J].
Han, Chang-Fu ;
Guo, Yi-Zhe ;
Chung, Chung-Jen ;
Shen, Chang-Hong ;
Lin, Jen-Fin .
MICROELECTRONICS RELIABILITY, 2018, 83 :1-13