A 100-mW 4 x 10 Gb/s transceiver in 80-nm CMOS for high-density optical interconnects

被引:80
作者
Kromer, C [1 ]
Sialm, G
Berger, C
Morf, T
Schmatz, ML
Ellinger, F
Erni, D
Bona, GL
Jäckel, H
机构
[1] ETH, Swiss Fed Inst Technol, Elect Lab, CH-8092 Zurich, Switzerland
[2] IBM Corp, Zurich Res Lab, CH-8803 Ruschlikon, Switzerland
[3] ETH, Swiss Fed Inst Technol, Lab Electromagnet Fields & Microwave Elect, CH-8092 Zurich, Switzerland
关键词
backplane transceiver; CMOS analog integrated circuits; high-frequency CMOS circuits; high-speed link; optical fiber communication; optical interconnections; transceiver;
D O I
10.1109/JSSC.2005.856575
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a quad optical transceiver for low-power high-density short-distance optical data communication. Each channel transmits 10 Gb/s over a multimode (MM) fiber and features a link margin of 5.2 dB at a bit error rate (BER) of 10(-12). The transmit and receive amplifying circuits are implemented in an 80-nm digital CMOS process. Each driver consumes 2 mW from a 0.8-V supply, and each vertical cavity surface-emitting laser (VCSEL) requires 7 mA from a 2.4-V supply. The receiver excluding the output buffer consumes 6 mW from a 1.1-V supply per channel and achieves a transimpedance gain of 80.1 dB Omega. The isolation to the neighboring channels is >30 dB including the bond wires and optical components. A detailed link budget analysis takes the relevant system impairments as losses and power penalties into account, derives the specifications for the electrical circuits, and accurately predicts the link performance. This work presents the highest serial data rate for CMOS transceiver arrays and the lowest power consumption per data rate reported to date.
引用
收藏
页码:2667 / 2679
页数:13
相关论文
共 30 条
[1]  
Agrawal G. P., 1992, FIBER OPTIC COMMUNIC
[2]   A quad 2.7 Gb/s parallel optical transceiver [J].
Ahadian, J ;
Englekirk, M ;
Wong, M ;
Li, T ;
Hagan, R ;
Pommer, R ;
Kuznia, C .
2004 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2004, :13-16
[3]  
[Anonymous], 1980, SEMICONDUCTOR DEVICE
[4]   A 0.4-4-Gb/s CMOS quad transceiver cell using on-chip regulated dual-loop PLLs [J].
Chang, KYK ;
Wei, J ;
Huang, C ;
Li, S ;
Donnelly, K ;
Horowitz, M ;
Li, YX ;
Sidiropoulos, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (05) :747-754
[5]   Extraction of the induced gate noise, channel noise, and their correlation in submicron MOSFETs from RF noise measurements [J].
Chen, CH ;
Deen, MJ ;
Cheng, YH ;
Matloubian, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (12) :2884-2892
[6]  
DALLY WJ, 1998, DIGITAL SYSTEMS ENG, P19
[7]   A 2-Gb/s 0.5-μm CMOS parallel optical transceiver with fast power-on capability [J].
Gui, P ;
Kiamilev, FE ;
Wang, XQQ ;
Wang, XLL ;
McFadden, MJ ;
Haney, MW ;
Kuznia, C .
JOURNAL OF LIGHTWAVE TECHNOLOGY, 2004, 22 (09) :2135-2148
[8]   Burst-mode penalty of AC-coupled optical receivers optimized for 8B/10B line code [J].
Han, S ;
Lee, MS .
IEEE PHOTONICS TECHNOLOGY LETTERS, 2004, 16 (07) :1724-1726
[9]   Two-dimensional 8 x 8 photoreceiver array and VCSEL drivers for high-throughput optical data links [J].
Hietala, VM ;
Chun, C ;
Laskar, J ;
Choquette, KD ;
Geib, KM ;
Allerman, AA ;
Hindi, JJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (09) :1297-1302
[10]   5-6.4 Gbps 12 channel transceiver with pre-emphasis and equalizer [J].
Higashi, H ;
Masaki, S ;
Kibune, M ;
Matsubara, S ;
Chiba, T ;
Doi, Y ;
Yamaguchi, H ;
Takauchi, H ;
Ishida, H ;
Gotoh, K ;
Tamura, H .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :130-133