Soft error hardened latch and its estimation method

被引:6
|
作者
Uemura, Taiki [1 ]
Tanabe, Ryo [1 ]
Tosaka, Yoshiharu [1 ]
Satoh, Shigeo [1 ]
机构
[1] Fujitsu Labs Ltd, Tokyo 1970833, Japan
关键词
soft error; flip-flop; latch; radiation; neutron; alpha;
D O I
10.1143/JJAP.47.2736
中图分类号
O59 [应用物理学];
学科分类号
摘要
We propose soft error robust latches which have multi storage nodes and present their efficiencies. The key technology of the latch is a feedback loop circuit with a data node and four gates. We also discuss a method of soft error estimation in robust circuits in this paper. The soft error immunity of this feedback loop circuit is estimated by circuit simulations with two models. The soft error immunity of the latch is estimated by device simulation more accurately. By these precise simulations, the latch is proven to be highly tolerant to soft errors. In addition, the latch protects from not only retention data upset but also transient noise releasing. The latch provides high immunity against all soft error problems with a simple circuit. It is easy to apply the latch technique to various latches, such as single latches, scan latches, and flip-flops.
引用
收藏
页码:2736 / 2741
页数:6
相关论文
共 50 条
  • [31] Nonvolatile Radiation Hardened DICE Latch
    Pang, Tingting
    Kang, Wang
    Ran, Yi
    Zhang, Youguang
    Lv, Weifeng
    Zhao, Weisheng
    2015 15TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2015,
  • [32] Soft Error Immune Latch Design for 20 nm bulk CMOS
    Uemura, Taiki
    Kato, Takashi
    Matsuyama, Hideya
    Hashimoto, Masanori
    2015 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2015,
  • [33] A Novel Low Power Consumption Soft Error-tolerant Latch
    Zhang Z.
    Zhou Y.
    Liu J.
    Cheng X.
    Xie G.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2017, 39 (10): : 2520 - 2525
  • [34] Soft Error Tolerant Latch Design with Low Cost for Nanoelectronic Systems
    Nan, Haiqing
    Choi, Ken
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1572 - 1575
  • [35] Soft error masking circuit and latch using Schmitt trigger circuit
    Sasaki, Yoichi
    Namba, Kazuteru
    Ito, Hideo
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 327 - +
  • [36] Upset Hardened Latch as Data Synchronizer
    Kumari, Neha
    Mekie, Joycee
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [37] A novel radiation hardened by design latch
    Huang Zhengfeng
    Liang Huaguo
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (03)
  • [38] CNTFET based radiation hardened latch
    Shakeel S.
    Alam N.
    Alam, Naushad (itsnaushad@rediffmail.com), 1600, Taylor and Francis Ltd. (18): : 199 - 208
  • [39] A Soft-Error Hardened Process Portable Embedded Microprocessor
    Vashishtha, Vinay
    Clark, Lawrence T.
    Chellappa, Srivatsan
    Gogulamudi, Anudeep R.
    Gujja, Aditya
    Farnsworth, Chad
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [40] VERIFICATION OF SOFT-ERROR RATE ESTIMATION METHOD IN A LOGIC LSI
    Makino, T.
    Onoda, S.
    Hirao, T.
    Ohshima, T.
    Kobayashi, D.
    Hirose, K.
    REPORT OF RESEARCH CENTER OF ION BEAM TECHNOLOGY, HOSEI UNIVERSITY, SUPPL NO 28, 2010, 28 : 35 - 40