Design of a novel low power 8-transistor 1-bit full adder cell

被引:5
作者
Wei, Yi [1 ]
Shen, Ji-zhong [1 ]
机构
[1] Zhejiang Univ, Dept Informat Sci & Elect Engn, Hangzhou 310027, Zhejiang, Peoples R China
来源
JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS | 2011年 / 12卷 / 07期
基金
中国国家自然科学基金;
关键词
Full adder design; Low power; CMOS circuit; Very large-scale integration (VLSI); CMOS;
D O I
10.1631/jzus.C1000372
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An addition is a fundamental arithmetic operation which is used extensively in many very large-scale integration (VLSI) systems such as application-specific digital signal processing (DSP) and microprocessors. An adder determines the overall performance of the circuits in most of those systems. In this paper we propose a novel 1-bit full adder cell which uses only eight transistors. In this design, three multiplexers and one inverter are applied to minimize the transistor count and reduce power consumption. The power dissipation, propagation delay, and power-delay produced using the new design are analyzed and compared with those of other designs using HSPICE simulations. The results show that the proposed adder has both lower power consumption and a lower power-delay product (PDP) value. The low power and low transistor count make the novel 8T full adder cell a candidate for power-efficient applications.
引用
收藏
页码:604 / 607
页数:4
相关论文
共 11 条
  • [1] AbuShama E, 1996, ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, P49, DOI 10.1109/ISCAS.1996.541898
  • [2] Bui HT, 2002, IEEE T CIRCUITS-II, V49, P25, DOI 10.1109/82.996055
  • [3] CHOWDHURY SR, 2008, INT J ELECT CIRCUITS, V2, P217
  • [4] Dan Wang, 2009, 2009 4th IEEE Conference on Industrial Electronics and Applications, P430, DOI 10.1109/ICIEA.2009.5138242
  • [5] LEE PM, 2007, INT S INT CIRC, P115, DOI DOI 10.1109/ISICIR.2007.444
  • [6] A novel high-speed and energy efficient 10-transistor full adder design
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    Ho, Cheng-Che
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 1050 - 1059
  • [7] Two new low-power Full Adders based on majority-not gates
    Navi, Keivan
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Hashemipour, Omid
    Nezhad, Babak Mazloom
    [J]. MICROELECTRONICS JOURNAL, 2009, 40 (01) : 126 - 130
  • [8] A novel low power energy recovery full adder cell
    Shalem, R
    John, E
    John, LK
    [J]. NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 380 - 383
  • [9] New method for high performance multiply-accumulator design
    Xia, Bing-jie
    Liu, Peng
    Yao, Qing-dong
    [J]. JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE A, 2009, 10 (07): : 1067 - 1074
  • [10] A NEW DESIGN OF THE CMOS FULL ADDER
    ZHUANG, N
    WU, HM
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (05) : 840 - 844