Modeling digital substrate noise injection in mixed-signal IC's

被引:48
|
作者
Charbon, E [1 ]
Miliozzi, P
Carloni, LP
Ferrari, A
Sangiovanni-Vincentelli, A
机构
[1] Cadence Design Syst Inc, San Jose, CA 95134 USA
[2] Conexant Syst, Newport Beach, CA 92660 USA
[3] Univ Calif Berkeley, Berkeley, CA 94720 USA
[4] PARADES Labs, I-00186 Rome, Italy
关键词
floorplanning; high-performance; mismatch; noise; parasitics; placement;
D O I
10.1109/43.748160
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Techniques are presented to compactly represent substrate noise currents injected by digital networks, Using device-level simulation, every gate in a given library is modeled by means of the signal waveform it injects into the substrate, depending on its input transition scheme. For a given sequence of input rectors, the switching activity of every node in the Boolean network is computed. Assuming that technology mapping has been performed, each node corresponds to a gate in the library, hence, to a specific injection waveform. The noise contribution of each node is computed by convolving its switching activity with the associated injection waveforms. The total injected noise for the digital block is then obtained by summing all the noise contributions in the circuit. The resulting injected noise can be viewed as a random process, whose power spectrum is computed using standard signal processing techniques. A study was performed on a number of standard benchmark circuits to verify the validity of the assumptions and to measure the accuracy of the obtained power spectra.
引用
收藏
页码:301 / 310
页数:10
相关论文
共 50 条
  • [41] Placement of Substrate Contacts to Minimize Substrate Noise in Mixed-Signal Integrated Circuits
    Radu M. Secareanu
    Scott Warner
    Scott Seabridge
    Cathie Burke
    Thomas E. Watrobski
    Christopher Morton
    William Staub
    Thomas Tellier
    Eby G. Friedman
    Analog Integrated Circuits and Signal Processing, 2001, 28 : 253 - 264
  • [42] ANALOG AND MIXED-SIGNAL IC DESIGN
    MASSARA, R
    STEPTOE, K
    IEE REVIEW, 1992, 38 (02): : 75 - 79
  • [43] MEASUREMENT OF DIGITAL NOISE IN MIXED-SIGNAL INTEGRATED-CIRCUITS
    MAKIEFUKUDA, K
    KIKUCHI, T
    MATSUURA, T
    HOTTA, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (02) : 87 - 92
  • [44] Rethinking mixed-signal IC design
    Manganaro, Gabriele
    2024 50TH IEEE EUROPEAN SOLID-STATE ELECTRONICS RESEARCH CONFERENCE, ESSERC 2024, 2024, : 552 - 556
  • [45] Digital block modeling and substrate noise aware floorplanning for mixed signal SOCs
    Kao, William H.
    Dong, Xiaopeng
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1935 - 1938
  • [46] Current-balanced logic for mixed-signal IC's
    Albuquerque, EFM
    Silva, MM
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 274 - 277
  • [47] Behavioral test generation modeling approach for mixed-signal IC verification
    Loukusa, V
    MICROELECTRONICS JOURNAL, 2003, 34 (10) : 907 - 912
  • [48] Mixed-signal ASIC noise
    Falcon, CB
    ELECTRONIC ENGINEERING DESIGN, 2002, 74 (906): : 21 - +
  • [49] Current-balanced logic for mixed-signal IC's
    Albuquerque, Edgar F.M.
    Silva, Manuel M.
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [50] Methodology and experimental verification for substrate noise reduction in CMOS mixed-signal ICs with synchronous digital circuits
    Badaroglu, M
    van Heijningen, M
    Gravot, V
    Compiet, J
    Donnay, S
    Gielen, GGE
    De Man, HJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) : 1383 - 1395