Modeling digital substrate noise injection in mixed-signal IC's

被引:48
|
作者
Charbon, E [1 ]
Miliozzi, P
Carloni, LP
Ferrari, A
Sangiovanni-Vincentelli, A
机构
[1] Cadence Design Syst Inc, San Jose, CA 95134 USA
[2] Conexant Syst, Newport Beach, CA 92660 USA
[3] Univ Calif Berkeley, Berkeley, CA 94720 USA
[4] PARADES Labs, I-00186 Rome, Italy
关键词
floorplanning; high-performance; mismatch; noise; parasitics; placement;
D O I
10.1109/43.748160
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Techniques are presented to compactly represent substrate noise currents injected by digital networks, Using device-level simulation, every gate in a given library is modeled by means of the signal waveform it injects into the substrate, depending on its input transition scheme. For a given sequence of input rectors, the switching activity of every node in the Boolean network is computed. Assuming that technology mapping has been performed, each node corresponds to a gate in the library, hence, to a specific injection waveform. The noise contribution of each node is computed by convolving its switching activity with the associated injection waveforms. The total injected noise for the digital block is then obtained by summing all the noise contributions in the circuit. The resulting injected noise can be viewed as a random process, whose power spectrum is computed using standard signal processing techniques. A study was performed on a number of standard benchmark circuits to verify the validity of the assumptions and to measure the accuracy of the obtained power spectra.
引用
收藏
页码:301 / 310
页数:10
相关论文
共 50 条
  • [31] Verification techniques for substrate coupling and their application to mixed-signal IC design
    Cadence Design Systems, San Jose, United States
    IEEE J Solid State Circuits, 3 (354-365):
  • [32] Use of sensitivities and generalized substrate models in mixed-signal IC design
    Miliozzi, P
    Vassiliou, I
    Charbon, E
    Malavasi, E
    SangiovanniVincentelli, AL
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 227 - 232
  • [33] An substrate noise circuit for accurately testing mixed-signal ICs
    Xu, WZ
    Friedman, EG
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 145 - 148
  • [34] Simulation and measurement of supply and substrate noise in mixed-signal ICs
    Owens, BE
    Adluri, S
    Birrer, P
    Shreeve, R
    Arunachalam, SK
    Mayaram, K
    Fiez, TS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 382 - 391
  • [35] Multilevel integral equation methods for the extraction of substrate coupling parameters in mixed-signal IC's
    Chou, M
    White, J
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 20 - 25
  • [36] Estimation and suppression of substrate noise in mixed-signal integrated circuits
    Kumar, G
    Proceedings of the IEEE INDICON 2004, 2004, : 542 - 545
  • [37] Substrate noise-aware floorplanning for mixed-signal SOCs
    Jeske, M
    Blakiewicz, G
    Chrzanowska-Jeske, M
    Wang, B
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 445 - 448
  • [38] Evaluation of active cancellation of substrate noise in mixed-signal ICs
    Baghchehsaraei, Zargham
    Kristiansson, Simon
    Ingvarson, Fredrik
    Jeppson, Kjell O.
    2007 NORCHIP, 2007, : 162 - 165
  • [39] Substrate noise rejection in a new mixed-signal integration technology
    Sharifi, H.
    Mohammadi, S.
    2008 IEEE TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2008, : 147 - +
  • [40] Placement of substrate contacts to minimize substrate noise in mixed-signal integrated circuits
    Secareanu, RM
    Warner, S
    Seabridge, S
    Burke, C
    Watrobski, TE
    Morton, C
    Staub, W
    Tellier, T
    Friedman, EG
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 28 (03) : 253 - 264