Modeling digital substrate noise injection in mixed-signal IC's

被引:48
|
作者
Charbon, E [1 ]
Miliozzi, P
Carloni, LP
Ferrari, A
Sangiovanni-Vincentelli, A
机构
[1] Cadence Design Syst Inc, San Jose, CA 95134 USA
[2] Conexant Syst, Newport Beach, CA 92660 USA
[3] Univ Calif Berkeley, Berkeley, CA 94720 USA
[4] PARADES Labs, I-00186 Rome, Italy
关键词
floorplanning; high-performance; mismatch; noise; parasitics; placement;
D O I
10.1109/43.748160
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Techniques are presented to compactly represent substrate noise currents injected by digital networks, Using device-level simulation, every gate in a given library is modeled by means of the signal waveform it injects into the substrate, depending on its input transition scheme. For a given sequence of input rectors, the switching activity of every node in the Boolean network is computed. Assuming that technology mapping has been performed, each node corresponds to a gate in the library, hence, to a specific injection waveform. The noise contribution of each node is computed by convolving its switching activity with the associated injection waveforms. The total injected noise for the digital block is then obtained by summing all the noise contributions in the circuit. The resulting injected noise can be viewed as a random process, whose power spectrum is computed using standard signal processing techniques. A study was performed on a number of standard benchmark circuits to verify the validity of the assumptions and to measure the accuracy of the obtained power spectra.
引用
收藏
页码:301 / 310
页数:10
相关论文
共 50 条
  • [21] Substrate and ground noise interactions in mixed-signal circuits
    Salman, Emre
    Friedman, Eby G.
    Secareami, Radu M.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 293 - +
  • [22] Substrate noise coupling: a pain for mixed-signal systems
    Wambacq, P
    Van der Plas, G
    Donnay, S
    Badaroglu, M
    Soens, C
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 1 - 14
  • [23] On a standard approach for substrate noise modelling in mixed signal IC's
    Valorge, O
    Andrei, C
    Vrignon, B
    Calmon, F
    Gontrand, C
    Verdier, J
    Dautriche, P
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 270 - 273
  • [24] Simulation of substrate noise for a special mixed-signal circuit
    Khodabandehloo, Golnar
    Mirzakuchaki, Sattar
    WSEAS Transactions on Circuits and Systems, 2006, 5 (10): : 1528 - 1535
  • [25] A CAD-oriented Modeling approach of frequency-dependent behavior of substrate noise coupling for mixed-signal IC design
    Hai, L
    Yu, ZP
    Dutton, RW
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 195 - 200
  • [26] Substrate noise coupling in mixed-signal integrated circuits
    Shi, Yibing
    Chen, Guangju
    Wang, Houjun
    Dianzi Keji Daxue Xuebao/Journal of University of Electronic Science and Technology of China, 2000, 29 (02): : 174 - 177
  • [27] Efficient modeling of inductive effect of interconnects in digital circuits of mixed-signal ICs for its accurate substrate noise identification
    Wang, J
    CHINESE JOURNAL OF ELECTRONICS, 2006, 15 (02): : 273 - 277
  • [28] EXPERIMENTAL RESULTS AND MODELING TECHNIQUES FOR SUBSTRATE NOISE IN MIXED-SIGNAL INTEGRATED-CIRCUITS
    SU, DK
    LOINAZ, MJ
    MASUI, S
    WOOLEY, BA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) : 420 - 430
  • [29] EXPERIMENTAL RESULTS AND MODELING TECHNIQUES FOR SUBSTRATE NOISE IN MIXED-SIGNAL INTEGRATED-CIRCUITS
    SU, DK
    LOINAZ, MJ
    MASUI, S
    WOOLEY, BA
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (05) : 760 - 770
  • [30] Verification techniques for substrate coupling and their application to mixed-signal IC design
    Verghese, NK
    Allstot, DJ
    Wolfe, MA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) : 354 - 365