共 50 条
- [22] Large standard cell libraries and their impact on layout area and circuit performance INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 378 - 383
- [24] Layout Decomposition for Triple Patterning Lithography 2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 1 - 8
- [25] Layout decompression chip for maskless lithography EMERGING LITHOGRAPHIC TECHNOLOGIES VIII, 2004, 5374 : 1092 - 1099
- [26] Layout optimization at the pinnacle of optical lithography DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING, 2003, : 1 - 14
- [27] Layout Optimizations for Double Patterning Lithography 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 726 - 729
- [29] Simulation of Layout-Dependent STI Stress and Its Impact on Circuit Performance 2009 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2009, : 281 - 284
- [30] Design for layout of a IF receiver circuit Dianzi Qijian/Journal of Electron Devices, 2001, 24 (04):