Impact of Lithography-friendly Circuit Layout

被引:0
|
作者
Shah, Pratik [1 ]
Hu, Jiang [1 ]
机构
[1] Texas A&M Univ, Zachry Engn Ctr 214, College Stn, TX 77843 USA
关键词
Lithography; CD variation; wirelength; routing congestion;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Current lithography techniques use a light wavelength of 193nm to print sub-65nm features. This introduces process variations which cause mismatches between desired and actual wafer feature sizes. However, the circuit layout can be modified in a manner which can make it more lithography-friendly. These modifications are implemented as a series of perturbation iterations on the initial layout generated by the CAD tool. The iterations are performed based on estimates of the highest feature variations which are calculated offline for standard cell pairs and stored in a Look-up table (LUT). The iterations are directed by a Simulated Annealing algorithm. In the process we observe the impact of the iterations performed on the initial solution in terms of wirelength, vias and routing congestion. The procedure is validated on ISCAS85 benchmark circuits and a reduction of greater than 20% in the number of instances with the highest cell boundary feature variations is observed. The wirelength and the number of vias showed an increase of roughly 2.2-8.8% and 1.2-7.8% respectively for different circuits.
引用
收藏
页码:385 / 388
页数:4
相关论文
共 50 条
  • [21] CIRCUIT LAYOUT AND YIELD
    KOOPERBERG, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (04) : 887 - 892
  • [22] Large standard cell libraries and their impact on layout area and circuit performance
    Guan, BZD
    Sechen, C
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 378 - 383
  • [23] Layout Pattern Synthesis for Lithography Optimizations
    Kareem, Pervaiz
    Kwon, Yonghwi
    Shin, Youngsoo
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2020, 33 (02) : 283 - 290
  • [24] Layout Decomposition for Triple Patterning Lithography
    Yu, Bei
    Yuan, Kun
    Zhang, Boyang
    Ding, Duo
    Pan, David Z.
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 1 - 8
  • [25] Layout decompression chip for maskless lithography
    Nikolic, B
    Wild, B
    Dai, V
    Shroff, Y
    Warlick, B
    Zakhor, A
    Oldham, WG
    EMERGING LITHOGRAPHIC TECHNOLOGIES VIII, 2004, 5374 : 1092 - 1099
  • [26] Layout optimization at the pinnacle of optical lithography
    Liebmann, L
    Northrop, G
    Culp, J
    Sigal, L
    Barish, A
    Fonseca, C
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING, 2003, : 1 - 14
  • [27] Layout Optimizations for Double Patterning Lithography
    Pan, David Z.
    Yang, Jae-seok
    Yuan, Kun
    Cho, Minsik
    Ban, Yongchan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 726 - 729
  • [28] Layout Decomposition for Triple Patterning Lithography
    Yu, Bei
    Yuan, Kun
    Ding, Duo
    Pan, David Z.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (03) : 433 - 446
  • [29] Simulation of Layout-Dependent STI Stress and Its Impact on Circuit Performance
    Yang, Liu
    Li, Xiaojian
    Tian, Lilin
    Yu, Zhiping
    2009 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2009, : 281 - 284
  • [30] Design for layout of a IF receiver circuit
    Qin, Yishou
    Wang, Ning
    Wu, Jin
    Liu, Qigui
    Chang, Changyuan
    Wei, Tongli
    Dianzi Qijian/Journal of Electron Devices, 2001, 24 (04):