Impact of Lithography-friendly Circuit Layout

被引:0
|
作者
Shah, Pratik [1 ]
Hu, Jiang [1 ]
机构
[1] Texas A&M Univ, Zachry Engn Ctr 214, College Stn, TX 77843 USA
关键词
Lithography; CD variation; wirelength; routing congestion;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Current lithography techniques use a light wavelength of 193nm to print sub-65nm features. This introduces process variations which cause mismatches between desired and actual wafer feature sizes. However, the circuit layout can be modified in a manner which can make it more lithography-friendly. These modifications are implemented as a series of perturbation iterations on the initial layout generated by the CAD tool. The iterations are performed based on estimates of the highest feature variations which are calculated offline for standard cell pairs and stored in a Look-up table (LUT). The iterations are directed by a Simulated Annealing algorithm. In the process we observe the impact of the iterations performed on the initial solution in terms of wirelength, vias and routing congestion. The procedure is validated on ISCAS85 benchmark circuits and a reduction of greater than 20% in the number of instances with the highest cell boundary feature variations is observed. The wirelength and the number of vias showed an increase of roughly 2.2-8.8% and 1.2-7.8% respectively for different circuits.
引用
收藏
页码:385 / 388
页数:4
相关论文
共 50 条
  • [1] Lithography-Friendly Analog Layout Migration
    Dong, Xuan
    Zhang, Lihong
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2137 - 2140
  • [2] Light Interference Map: A Prescriptive Optimization of Lithography-Friendly Layout
    Shim, Seongbo
    Choi, Suhyeong
    Shin, Youngsoo
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2016, 29 (01) : 44 - 49
  • [3] Predictive Formulae for OPC With Applications to Lithography-Friendly Routing
    Chen, Tai-Chen
    Liao, Guang-Wan
    Chang, Yao-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (01) : 40 - 50
  • [4] Predictive formulae for OPC with applications to lithography-friendly routing
    Chen, Tai-Chen
    Liao, Guang-Wan
    Chang, Yao-Wen
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 510 - 515
  • [5] Impact and optimization of lithography-aware regular layout in digital circuit design
    Dal Bem, Vinicius
    Butzen, Paulo
    Marranghello, Felipe S.
    Reis, Andre I.
    Ribas, Renato P.
    2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 279 - 284
  • [6] AENEID: A Generic Lithography-Friendly Detailed Router Based on Post-RET Data Learning and Hotspot Detection
    Ding, Duo
    Gao, Jhih-Rong
    Yuan, Kun
    Pan, David Z.
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 795 - 800
  • [7] Advanced Nanometer Technology Analog Layout Retargeting for Lithography Friendly Design
    Dong, Xuan
    Zhang, Lihong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1262 - 1265
  • [8] A fast lithography verification framework for litho-friendly layout design
    Ban, YC
    Choi, SH
    Lee, KH
    Kim, DH
    Hong, JS
    Kim, YH
    Yoo, MH
    Kong, JT
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 169 - 174
  • [9] Post-Layout Perturbation towards Stitch Friendly Layout for Multiple E-Beam Lithography
    Paul, Sudipta
    Banerjee, Pritha
    Sur-Kolay, Susmita
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 411 - 414
  • [10] A Lossless Circuit Layout Image Compression Algorithm for Maskless Lithography Systems
    Yang, Jeehong
    Savari, Serap A.
    2010 DATA COMPRESSION CONFERENCE (DCC 2010), 2010, : 109 - 118