Improving the Delay of Residue-to-Binary Converter for a Four-Moduli Set

被引:4
作者
Molahosseini, Amir Sabbagh [1 ]
机构
[1] Islamic Azad Univ, Kerman Branch, Dept Comp Engn, Kerman, Iran
关键词
Residue Number System (RNS); residue-to-binary converter; digital circuits; computer architecture; high-speed computer arithmetic; EFFICIENT VLSI DESIGN; REVERSE CONVERTER; SUPERSET 2(N)-1; NUMBER SYSTEM; RNS; 2(N+1)-1; IMPLEMENTATION;
D O I
10.4316/AECE.2011.02006
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The residue number system (RNS) is an unconventional number system which can be used to achieve high-performance hardware implementations of specialpurpose computation systems such as digital signal processors. The moduli set {2(n)-1, 2(n), 2(n)+1, 2(2n+1)-1} has been recently suggested for RNS to provide large dynamic range with low-complexity, and enhancing the speed of internal RNS arithmetic circuits. But, the residue-to-binary converter of this moduli set relies on high conversion delay. In this paper, a new residue-to-binary converter for the moduli set {2(n)-1, 2(n), 2(n)+1, 2(2n+1)-1} using an adder-based implementation of new Chinese remainder theorem-1 (CRT-I) is presented. The proposed converter is considerably faster than the original residue-to-binary converter of the moduli set {2(n)-1, 2(n), 2(n)+1, 2(2n+1)-1}; resulting in decreasing the total delay of the RNS system.
引用
收藏
页码:37 / 42
页数:6
相关论文
共 32 条
[1]  
[Anonymous], 2007, RESIDUE NUMBER SYSTE
[2]   A reverse converter for the 4-moduli superset {2n-1, 2n, 2n+1, 2n+1+1} [J].
Bhardwaj, M ;
Srikanthan, T ;
Clarke, CT .
14TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 1999, :168-175
[3]   An efficient reverse converter for the 4-moduli set {2n-1, 2n, 2n+1, 22n+1} based on the new Chinese remainder theorem [J].
Cao, B ;
Chang, CH ;
Srikanthan, T .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2003, 50 (10) :1296-1303
[4]   A residue-to-binary converter for a new five-moduli set [J].
Cao, Bin ;
Chang, Chip-Hong ;
Srikanthan, Thambipillai .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) :1041-1049
[5]  
Cardarilli GC, 2007, CONFERENCE RECORD OF THE FORTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1-5, P1412
[6]  
Conway R, 2004, IEEE T CIRCUITS-II, V51, P26, DOI [10.1109/TCSII.2003.821524, 10.1109/tcsii.2003.821524]
[7]   FAST COMBINATORIAL RNS PROCESSORS FOR DSP APPLICATIONS [J].
DICLAUDIO, ED ;
PIAZZA, F ;
ORLANDI, G .
IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (05) :624-633
[8]   VLSI implementation of new arithmetic residue to binary decoders [J].
Hiasat, AA .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (01) :153-158
[9]   Efficient VLSI design of residue-to-binary converter for the moduli set (2n, 2n+1-1, 2n-1) [J].
Lin, Su-Hon ;
Sheu, Ming-Hwa ;
Wang, Chao-Hsiang .
IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (07) :2058-2060
[10]  
Mohan P.V. A., 2002, RESIDUE NUMBER SYSTE