Fault Tolerant System for FPGA Using Simulation Based Fault Injection Technique

被引:0
|
作者
Admane, Nikhila C. [1 ]
Rotake, Dinesh R. [2 ]
机构
[1] RTMNU Nagpur Univ, GH Raisoni Inst Engn & Technol Women, Nagpur 440028, Maharashtra, India
[2] RTMNU Nagpur Univ, GH Raisoni Inst Engn & Technol Women, Dept Elect & Telecommun Engn, Nagpur 440028, Maharashtra, India
来源
2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP) | 2015年
关键词
Fault-tolerance; FPGA; partial reconfiguration; run-time reconfiguration (RTR); self-repair; single-event-upset (SEU); Triple-modular redundancy (TMR); RECONFIGURATION; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Field Programmable Gate Array (FPGA) devices provide high capability in implementing complicated system. The downside of this technology is that it is vulnerable to radiation, and this sensitivity will increase with technology scaling. The improvement of single-event upsets (SEUs) throughout standard or sensible redundancy may be an ancient approach for turning out with fault-tolerant systems; on the other hand, even in several redundant systems, SEUs can lead to system failure if they occur at identical time. We have a tendency to work with a run-time reconfiguration strategy to beat failures caused by unidirectional SEUs occurring at identical time in every forefront and surplus module. The planned style is collection of addition tiles containing computation cells and equivalent hot-spares. The variety of fault injection technique exists but, we find that the simulation-based fault injection way is best suited for SRAM as it provides the maximum amount of controllability and observability. As a result, the planned fault tolerant system uses the simulation primarily based fault injection technique so as to inject SEU at intervals the configuration memory.
引用
收藏
页码:855 / 859
页数:5
相关论文
共 50 条
  • [41] Evaluating the Effectiveness of a Software-Based Technique Under SEEs Using FPGA-Based Fault Injection Approach
    Portela-Garcia, M.
    Lindoso, A.
    Entrena, L.
    Garcia-Valderas, M.
    Lopez-Ongil, C.
    Marroni, N.
    Pianta, B.
    Bolzani Poehls, L.
    Vargas, F.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (06): : 777 - 789
  • [42] Routability estimation of FPGA-based fault injection
    Sedaghat, R
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 129 - 132
  • [43] Online protocol testing for FPGA based fault tolerant systems
    Tobola, Jiri
    Kotasek, Zdenek
    Korenek, Jan
    Martinek, Tomas
    Straka, Martin
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 676 - 679
  • [44] Fault Tolerant FPGA Processor Based on Runtime Reconfigurable Modules
    Psarakis, Mihalis
    Apostolakis, Andreas
    2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2012,
  • [45] A fault tolerant technique for FPGAs
    Emmert, JM
    Bhatia, DK
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (06): : 591 - 606
  • [46] A Fault Tolerant Technique for FPGAs
    John M. Emmert
    Dinesh K. Bhatia
    Journal of Electronic Testing, 2000, 16 : 591 - 606
  • [47] A new approach for transient fault injection fault using symbolic simulation
    Darbari, Ashish
    Al Hashimi, Bashir
    Harrod, Peter
    Bradley, Daryl
    14TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2008, : 93 - +
  • [48] Identification of Critical Variables using an FPGA-based Fault Injection Framework
    Riefert, Andreas
    Mueller, Joerg
    Sauer, Matthias
    Burgard, Wolfram
    Becker, Bernd
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [49] A complex fault-tolerant power system simulation
    Dumitrescu, M
    Munteanu, T
    Floricau, D
    Ulmeanu, AP
    2005 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONICS ENGINEERING (ICEEE), 2005, : 267 - +
  • [50] An Encoder Fault Tolerant FPGA Based Robot Control Using Bluetooth of a Smart Phone
    Majeed, Ameen
    Ozturk, Salih Baris
    Tureli, Didem Kivanc
    2017 10TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2017, : 1336 - 1341