Fault Tolerant System for FPGA Using Simulation Based Fault Injection Technique

被引:0
|
作者
Admane, Nikhila C. [1 ]
Rotake, Dinesh R. [2 ]
机构
[1] RTMNU Nagpur Univ, GH Raisoni Inst Engn & Technol Women, Nagpur 440028, Maharashtra, India
[2] RTMNU Nagpur Univ, GH Raisoni Inst Engn & Technol Women, Dept Elect & Telecommun Engn, Nagpur 440028, Maharashtra, India
来源
2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP) | 2015年
关键词
Fault-tolerance; FPGA; partial reconfiguration; run-time reconfiguration (RTR); self-repair; single-event-upset (SEU); Triple-modular redundancy (TMR); RECONFIGURATION; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Field Programmable Gate Array (FPGA) devices provide high capability in implementing complicated system. The downside of this technology is that it is vulnerable to radiation, and this sensitivity will increase with technology scaling. The improvement of single-event upsets (SEUs) throughout standard or sensible redundancy may be an ancient approach for turning out with fault-tolerant systems; on the other hand, even in several redundant systems, SEUs can lead to system failure if they occur at identical time. We have a tendency to work with a run-time reconfiguration strategy to beat failures caused by unidirectional SEUs occurring at identical time in every forefront and surplus module. The planned style is collection of addition tiles containing computation cells and equivalent hot-spares. The variety of fault injection technique exists but, we find that the simulation-based fault injection way is best suited for SRAM as it provides the maximum amount of controllability and observability. As a result, the planned fault tolerant system uses the simulation primarily based fault injection technique so as to inject SEU at intervals the configuration memory.
引用
收藏
页码:855 / 859
页数:5
相关论文
共 50 条
  • [31] Fault injection campaign for a fault tolerant duplex framework
    Sacco, Gian Franco
    Ferraro, Robert D.
    von Allmen, Paul
    Rennels, Dave A.
    2007 IEEE AEROSPACE CONFERENCE, VOLS 1-9, 2007, : 2582 - +
  • [32] Fault Tolerant Logic Cell FPGA
    Grekov, Artem V.
    Tyurin, Sergey F.
    PROCEEDINGS OF THE 2017 IEEE RUSSIA SECTION YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING CONFERENCE (2017 ELCONRUS), 2017, : 287 - 290
  • [33] Advanced Fault Tolerant Bus for Multicore System Implemented in FPGA
    Straka, Martin
    Kastil, Jan
    Novotny, Jaroslav
    Kotasek, Zdenek
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 397 - 398
  • [34] Fault Tolerant CAN Bus Control System Implemented into FPGA
    Szurman, Karel
    Kastil, Jan
    Straka, Martin
    Kotasek, Zdenek
    PROCEEDINGS OF THE 2013 IEEE 16TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2013, : 289 - 292
  • [35] Optimization of Energy and Area of a Randshift: Fault-Tolerant Technique using FPGA design flow
    Farman, S. K. Afifa
    Duggineni, Chaitanya
    Khasim, K. N., V
    Valiveti, Hima Bindu
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT 2021), 2021, : 404 - 409
  • [36] HF Injection-Based Sensorless Technique for Fault-Tolerant IPMSM Drives
    Consoli, Alfio
    Gaeta, Alberto
    Scarcella, Giuseppe
    Scelba, Giacomo
    Testa, Antonio
    2010 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION, 2010, : 3131 - 3138
  • [37] A fast, flexible, and easy-to-develop FPGA-based fault injection technique
    Ebrahimi, Mojtaba
    Mohammadi, Abbas
    Ejlali, Alireza
    Miremadi, Seyed Ghassem
    MICROELECTRONICS RELIABILITY, 2014, 54 (05) : 1000 - 1008
  • [38] Test and Qualification of a Fault Tolerant FPGA Based Active Antenna System for Space Applications
    Brac, Ezequiel
    Ferreyra, Pablo
    Velazco, Raoul
    Marques, Carlos
    LATW: 2009 10TH LATIN AMERICAN TEST WORKSHOP, 2009, : 194 - +
  • [39] Evaluating the Effectiveness of a Software-Based Technique Under SEEs Using FPGA-Based Fault Injection Approach
    M. Portela-Garcia
    A. Lindoso
    L. Entrena
    M. Garcia-Valderas
    C. Lopez-Ongil
    N. Marroni
    B. Pianta
    L. Bolzani Poehls
    F. Vargas
    Journal of Electronic Testing, 2012, 28 : 777 - 789
  • [40] FPGA-based fault injection for microprocessor systems
    Civera, P
    Macchiarulo, L
    Rebaudengo, M
    Reorda, MS
    Violante, M
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 304 - 309