Dual Mode Logic Carry Look Ahead Adder

被引:0
作者
Kumar, M. V. S. Chaitanya [1 ]
Kumar, J. Selva [1 ]
机构
[1] SRM Univ, Kattankulathur, Tamil Nadu, India
来源
2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT) | 2014年
关键词
Carry Look Ahead adder; CMOS; Dual Mode Logic;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Carry Look-ahead Adder (CLA) is implemented by using Dual Mode Logic (DML) topologies. DML logic switches between the static and dynamic mode of operations. In dynamic mode achieves higher performance with increase in power consumption and in static mode, DML logic achieves low power dissipation albeit with reduced performance. This feature allowed implementing CLA by selection of carry path based on input vectors. A 4-bit CLA was designed in 45nm TSMC technology using Cadence Virtuoso Design. Simulation results showed gain in speed albeit with increase in power and area when compared to the conventional CMOS logic.
引用
收藏
页码:537 / 540
页数:4
相关论文
共 7 条
[1]   Self-timed carry-lookahead adders [J].
Cheng, FC ;
Unger, SH ;
Theobald, M .
IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (07) :659-672
[2]  
Franklin M. A., 1994, Proceedings of the International Symposium on Advanced Research in Asynchronous Circuits and Systems (Cat. No.94TH06627), P117, DOI 10.1109/ASYNC.1994.656299
[3]  
HENNESSEY JL, 1990, COMPUTER ARCHITECTUR
[4]  
Kaizerman A., Provisional US Patent application no, Patent No. [61/514,497., 61514497]
[5]  
Mano M.M., 2001, logic and computer design fundementals
[6]  
Rabaey J.M., 2003, Digital integrated circuits: a design perspective, V2nd
[7]  
Razak H., 2008, HIGH PERFORMANCE ASI