Optimization of Ti and Co self-aligned silicide RTP for 0.10 μm CMOS

被引:1
作者
Kittl, JA [1 ]
Hong, QZ [1 ]
Yang, H [1 ]
Yu, N [1 ]
Rodder, M [1 ]
Apte, PP [1 ]
Shiau, WT [1 ]
Chao, CP [1 ]
Breedijk, T [1 ]
Pas, MF [1 ]
机构
[1] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
来源
ADVANCED INTERCONNECTS AND CONTACT MATERIALS AND PROCESSES FOR FUTURE INTEGRATED CIRCUITS | 1998年 / 514卷
关键词
D O I
10.1557/PROC-514-255
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As CMOS technologies are scaled to 0.10 mu m and beyond, self-aligned silicide (salicide) processes find difficult challenges. As junction depths and linewidths are scaled, achieving both low sheet resistance and low contact resistance maintaining low diode leakage becomes increasingly difficult. In this paper we present studies of Ti and Co salicide processes implemented into a 0.10 mu m CMOS technology. We show that both for Ti and Co, the optimization of RTP parameters plays a crucial roll in achieving a successful implementation. For Co salicide, optimization of RTP conditions results in elimination of shallow junction leakage (its main scaling problem). Two-step RTP and one-step RTP Ti salicide processes are compared, showing the advantages of one-step RTP. The RTP process windows for low resistance narrow gates (the main scaling issue for Ti salicide) are analyzed. Processes with pre-amorphization, with Mo doping and with a combination of both are compared. An optimal process using Mo and preamorphization implants and one-step RTP is shown to result in excellent device characteristics and low resistance to 0.06 mu m gates.
引用
收藏
页码:255 / 260
页数:6
相关论文
共 50 条
  • [41] THE USE OF TISI2 IN A SELF-ALIGNED SILICIDE TECHNOLOGY
    TING, CY
    IYER, S
    OSBURN, CM
    HU, GJ
    SCHWEIGHART, AM
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1982, 129 (08) : C326 - C326
  • [42] DEVELOPMENT OF THE SELF-ALIGNED TITANIUM SILICIDE PROCESS FOR VLSI APPLICATIONS
    ALPERIN, ME
    HOLLAWAY, TC
    HAKEN, RA
    GOSMEYER, CD
    KARNAUGH, RV
    PARMANTIE, WD
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (02) : 141 - 149
  • [43] CONTROL OF A SELF-ALIGNED W-SILICIDE PROCESS BY ANNEALING AMBIENCE
    TORRES, J
    PALLEAU, J
    BOURHILA, N
    OBERLIN, JC
    DENEUVILLE, A
    BENYAHIA, M
    JOURNAL DE PHYSIQUE, 1988, 49 (C-4): : 183 - 186
  • [44] FORMATION OF SELF-ALIGNED COBALT SILICIDE IN NORMAL FLOW NITROGEN FURNACE
    YANG, FM
    CHEN, MC
    THIN SOLID FILMS, 1992, 207 (1-2) : 75 - 81
  • [45] Silicon Carbide Vertical JFET with Self-Aligned Nickel Silicide Contacts
    Vassilevski, Konstantin
    Nikitina, Irina
    Horsfall, Alton B.
    Wright, Nicholas G.
    Smith, Andrew J.
    Johnson, C. Mark
    SILICON CARBIDE AND RELATED MATERIALS 2010, 2011, 679-680 : 670 - +
  • [46] NOVEL SUBMICROMETER MOS DEVICES BY SELF-ALIGNED NITRIDATION OF SILICIDE.
    Kaneko, Hiroko
    Koyanagi, Mitsumasa
    Shimizu, Shinji
    Kubota, Yukiko
    Kishino, Seigo
    IEEE Transactions on Electron Devices, 1986, ED-33 (11) : 1702 - 1709
  • [47] SELF-ALIGNED SILICIDE TECHNOLOGY FOR ULTRA-THIN SIMOX MOSFETS
    YAMAGUCHI, Y
    NISHIMURA, T
    AKASAKA, Y
    FUJIBAYASHI, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (05) : 1179 - 1183
  • [48] A NEW METHOD UTILIZING TI-SILICIDE OXIDATION FOR THE FABRICATION OF A MOSFET WITH A SELF-ALIGNED SCHOTTKY SOURCE DRAIN
    YACHI, T
    SUYAMA, S
    IEEE ELECTRON DEVICE LETTERS, 1983, 4 (08) : 277 - 279
  • [49] Formation of nickel self-aligned silicide by using cyclic deposition method
    Terashima, K
    Miura, Y
    Ikarashi, N
    Oshida, M
    Manabe, K
    Yoshihara, T
    Tanaka, M
    Wakabayashi, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2235 - 2239
  • [50] APPLICATION OF TUNGSTEN SILICIDE SELF-ALIGNED GATE TO GAAS-FETS
    KAO, JC
    WU, OKT
    SWANSON, A
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1985, 132 (06) : C221 - C221