High-Speed Signal Termination Analysis Using A Co-Simulation Approach

被引:0
|
作者
Chang, Weng-Yew Richard [1 ]
See, Kye-Yak [1 ]
Soh, Wei-Shan [2 ]
Oswal, Manish [2 ]
Wang, Lin-Biao
机构
[1] Guided Syst Div, DSO Natl Labs, 20 Sci Pk Dr, Singapore 118230, Singapore
[2] Nanyang Technol Univ, Div Circuits & Syst, Sch EEE, Singapore, Singapore
来源
PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009) | 2009年
关键词
termination; signal integrity; high-speed clock; EM transient co-simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Matched terminations of high-speed digital buses have long been the focus of high-speed board design. With increasing edge rates, proper bus termination has become even more crucial in today's high-speed PCB interconnect design. Using a co-simulation approach, the 3D electromagnetic (EM) effects of high-speed interconnects and the circuit behavioral IBIS models of active devices are combined to investigate highspeed clock termination designs. Such an approach allows the high-frequency effects to be taken into account and therefore yields good accuracy for realistic high-speed board. A practical example is demonstrated based on the co-simulation approach.
引用
收藏
页码:619 / +
页数:2
相关论文
共 50 条
  • [31] Signal Integrity Analysis of High-Speed Board-to-Board Floating Connectors for Automotive Systems
    Park, Shinyoung
    Kim, Hyesoo
    Kim, Jonghoon
    Kim, Joungho
    Kim, Unho
    Park, Jungmin
    Jeon, Yuckhwan
    2017 IEEE 26TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2017,
  • [32] Impact of Worst-Case Excitation for DDR interface Signal and Power Integrity Co-Simulation
    Yu, Dongzhe
    Wang, Han
    Xu, Jiangtao
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (03): : 365 - 374
  • [33] Impact of Worst-Case Excitation for DDR interface Signal and Power Integrity Co-Simulation
    Dongzhe Yu
    Han Wang
    Jiangtao Xu
    Journal of Electronic Testing, 2020, 36 : 365 - 374
  • [34] Modeling and Analysis of Nonlinear High-Speed Links
    Chu, Xiuqin
    Wang, Wenwu
    Wang, Jun
    Li, Yushan
    Wu, Hank
    2019 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL AND POWER INTEGRITY (EMC+SIPI), 2019, : 475 - 480
  • [35] Efficient Approach for Electrical Design and Analysis of High-Speed Interconnect in Integrated Circuit Packages
    Kim, Myunghoi
    Kong, Sunkyu
    ELECTRONICS, 2020, 9 (02)
  • [36] High-speed on-chip interconnect modeling for circuit simulation
    Caputa, P
    Alvandpour, A
    Svensson, C
    22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, : 143 - 146
  • [37] High-speed signal transmission in the video test equipment for space camera
    College of Electronic Information, Wuhan University, Wuhan
    430072, China
    Huazhong Ligong Daxue Xuebao, 7 (72-76): : 72 - 76
  • [38] Co-design and Signal-Power Integrity/EMI Co-analysis of a Switchable High-speed Inter-Chiplet Serial Link on an Active Interposer
    Miao, Min
    Duan, Xiaolong
    Sun, Liang
    Li, Tao
    Zhu, Shiliang
    Zhang, Zhuanzhuan
    Li, Jin
    Zhang, Danya
    Wen, Hao
    Liu, Xuena
    Li, Zhensong
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1329 - 1336
  • [39] The effect of impedance matching to high-speed connector's signal integrity
    Zhao Mingmin
    Su Donglin
    Dai Fei
    Kuang Shenqing
    Wang Xiaoxiao
    2006 7TH INTERNATIONAL SYMPOSIUM ON ANTENNAS, PROPAGATION AND EM THEORY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 1280 - 1283
  • [40] Optimization of High-Speed Channel for Signal Integrity With Deep Genetic Algorithm
    Zhang, Huan Huan
    Xue, Zhao Sheng
    Liu, Xin Yi
    Li, Ping
    Jiang, Lijun
    Shi, Guang Ming
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2022, 64 (04) : 1270 - 1274