High-Speed Signal Termination Analysis Using A Co-Simulation Approach

被引:0
|
作者
Chang, Weng-Yew Richard [1 ]
See, Kye-Yak [1 ]
Soh, Wei-Shan [2 ]
Oswal, Manish [2 ]
Wang, Lin-Biao
机构
[1] Guided Syst Div, DSO Natl Labs, 20 Sci Pk Dr, Singapore 118230, Singapore
[2] Nanyang Technol Univ, Div Circuits & Syst, Sch EEE, Singapore, Singapore
来源
PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009) | 2009年
关键词
termination; signal integrity; high-speed clock; EM transient co-simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Matched terminations of high-speed digital buses have long been the focus of high-speed board design. With increasing edge rates, proper bus termination has become even more crucial in today's high-speed PCB interconnect design. Using a co-simulation approach, the 3D electromagnetic (EM) effects of high-speed interconnects and the circuit behavioral IBIS models of active devices are combined to investigate highspeed clock termination designs. Such an approach allows the high-frequency effects to be taken into account and therefore yields good accuracy for realistic high-speed board. A practical example is demonstrated based on the co-simulation approach.
引用
收藏
页码:619 / +
页数:2
相关论文
共 50 条
  • [21] Modeling and Analysis of Signal Integrity of High-Speed Interconnected Channel With Degraded Contact Surface
    Wang, Ziren
    Gao, Jinchun
    Flowers, George T.
    Wu, Yongle
    Xie, Gang
    Lv, Yinghua
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (11): : 2227 - 2236
  • [22] Concurrent analysis of signal-power integrity and EMC for high-speed signaling systems
    Chan, Edward K.
    Lai, Mauro
    Choi, Myoung Joon
    Ryu, Woong Hwari
    2007 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY: WORKSHOP AND TUTORIAL NOTES, VOLS 1-3, 2007, : 77 - 84
  • [23] High-Speed Bus Signal Integrity Compliance Using a Frequency-Domain Model
    Win, Si T.
    Hejase, Jose
    Becker, Wiren D.
    Wiedemeier, Glen
    Dreps, Daniel M.
    Myers, Joshua C.
    Willis, Ken
    Horner, John
    Varna, Ambrish
    2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2016,
  • [24] Optimal termination of on-chip transmission-lines for high-speed signaling
    Tsuchiya, Akira
    Hashimoto, Masanori
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (06): : 1267 - 1273
  • [25] Analysis of a high-speed PCB design
    Johansson, Christian
    Manefjord, Torbjorn
    2017 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2017,
  • [26] Signal Integrity: Fault Modeling and Testing in High-Speed SoCs
    Mehrdad Nourani
    Amir Attarha
    Journal of Electronic Testing, 2002, 18 : 539 - 554
  • [27] Equalization with Neural Network Circuitry for High-Speed Signal Link
    Chu, Yunhui
    Chen, Fan
    Lang, John
    Lee, Beomtaek
    2019 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL AND POWER INTEGRITY (EMC+SIPI), 2019, : 625 - 628
  • [28] Signal integrity: Fault modeling and testing in high-speed SoCs
    Nourani, M
    Attarha, A
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 539 - 554
  • [29] Educating Signal Integrity Engineers for Challenges in High-Speed Electronics
    Torres-Torres, R.
    2015 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2015,
  • [30] Signal Integrity Co- Design of a High-Speed (20 Gbps) Analog Passive CMOS Switch
    Manian, Srikanth
    Shanmuganarayanan, S.
    Murugan, Rajen
    Ankamah-Kusi, Sylvester
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1017 - 1021