A 240-Mbps, 1-W CMOS EPRML read-channel LSI chip using an interleaved subranging pipeline A/D converter

被引:24
作者
Matsuura, T [1 ]
Nara, T
Komatsu, T
Imaizumi, E
Matsutsuru, T
Horita, R
Katsu, H
Suzumura, S
Sato, K
机构
[1] Hitachi Ltd, Semicond & Integrated Circuits Div, Kokubunji, Tokyo 185, Japan
[2] Hitachi ULSI Syst Ltd, Kodaira, Tokyo 1878522, Japan
[3] Hitachi Video & Informat Syst Inc, Yokohama, Kanagawa 244, Japan
关键词
D O I
10.1109/4.726586
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 3.3-V, 1-W, 240-Mbps extended-partial-response maximum-likelihood read/write-channel large-scale-integration chip for hard disk drives has been developed. Power consumption of 1 W was achieved by using a 3.3-V power supply, a 0.4-mu m CMOS process, and a 3.3-V CMOS analog circuit design. Our approach to achieving a high transfer rate of 240 Mbps was to develop an interleaved subranging pipeline lookahead analog/digital (A/D) converter architecture, The power consumption of this A/D converter is 200 mW at 255 MHz, The read-mode channel path combines an acquisition-mode analog phase-locked loop (PLL) and a tracking-mode precision digital PLL, enabling the use of a long-latency pipeline AID converter in the digital PLL, Consequently, a bit error rate of 10**(-9) at a signal-to-noise ratio of 24.5 dB has been achieved.
引用
收藏
页码:1840 / 1850
页数:11
相关论文
共 24 条
  • [11] LEUNG M, 1998, ISSCC FEB, P378
  • [12] LEWIS DC, 1992, FELINE PRACT, V20, P27
  • [13] A PIPELINED 5-MSAMPLE/S 9-BIT ANALOG-TO-DIGITAL CONVERTER
    LEWIS, SH
    GRAY, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) : 954 - 961
  • [14] MATSUURA T, 1998, ISSCC, P386
  • [15] MITA S, 1997, MAGN REC C SEP E, V6, P153
  • [16] MITA S, 1996, ISSCC, P62
  • [17] AN 85-MW, B-10, 40 M-SAMPLE/S CMOS PARALLEL-PIPELINED ADC
    NAKAMURA, K
    HOTTA, M
    CARLEY, LR
    ALLSTOT, DJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) : 173 - 183
  • [18] Error suppressing encode logic of FCDL in a 6-b flash A/D converter
    Ono, K
    Matsuura, T
    Imaizumi, E
    Okazawa, H
    Shimokawa, R
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (09) : 1460 - 1464
  • [19] RICHETTA RA, 1995, ISSCC, P78
  • [20] SETTY P, 1998, IEEE INT SOL STAT CI, P148