A 240-Mbps, 1-W CMOS EPRML read-channel LSI chip using an interleaved subranging pipeline A/D converter

被引:24
作者
Matsuura, T [1 ]
Nara, T
Komatsu, T
Imaizumi, E
Matsutsuru, T
Horita, R
Katsu, H
Suzumura, S
Sato, K
机构
[1] Hitachi Ltd, Semicond & Integrated Circuits Div, Kokubunji, Tokyo 185, Japan
[2] Hitachi ULSI Syst Ltd, Kodaira, Tokyo 1878522, Japan
[3] Hitachi Video & Informat Syst Inc, Yokohama, Kanagawa 244, Japan
关键词
D O I
10.1109/4.726586
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 3.3-V, 1-W, 240-Mbps extended-partial-response maximum-likelihood read/write-channel large-scale-integration chip for hard disk drives has been developed. Power consumption of 1 W was achieved by using a 3.3-V power supply, a 0.4-mu m CMOS process, and a 3.3-V CMOS analog circuit design. Our approach to achieving a high transfer rate of 240 Mbps was to develop an interleaved subranging pipeline lookahead analog/digital (A/D) converter architecture, The power consumption of this A/D converter is 200 mW at 255 MHz, The read-mode channel path combines an acquisition-mode analog phase-locked loop (PLL) and a tracking-mode precision digital PLL, enabling the use of a long-latency pipeline AID converter in the digital PLL, Consequently, a bit error rate of 10**(-9) at a signal-to-noise ratio of 24.5 dB has been achieved.
引用
收藏
页码:1840 / 1850
页数:11
相关论文
共 24 条
  • [1] ALINI R, 1997, ISSCC, P318
  • [2] [Anonymous], IEEE ISSCC
  • [3] CHERN JG, 1997, INT SOL STAT CIRC C, P320
  • [4] A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER
    CHO, TB
    GRAY, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) : 166 - 172
  • [5] AN 8-B 85-MS/S PARALLEL PIPELINE A/D CONVERTER IN 1-MU-M CMOS
    CONROY, CSG
    CLINE, DW
    GRAY, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) : 447 - 454
  • [6] FETTWEIS G, GLOB 95 C REC, V1, P559
  • [7] FIELDS J, 1997, ISSCC FEB, P314
  • [8] FLYNN M, 1998, ISSCC, P150
  • [9] A 15-B 1-MSAMPLE/S DIGITALLY SELF-CALIBRATED PIPELINE ADC
    KARANICOLAS, AN
    LEE, HS
    BACRANIA, KL
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) : 1207 - 1215
  • [10] Kim KY, 1997, IEEE J SOLID-ST CIRC, V32, P302, DOI 10.1109/4.557627