Characterization and Design of Through-Silicon Via Arrays in Three-Dimensional ICs Based on Thermomechanical Modeling

被引:19
|
作者
Zhang, Chunbo [1 ]
Li, Leijun [1 ]
机构
[1] Utah State Univ, Dept Mech & Aerosp Engn, Logan, UT 84322 USA
关键词
Array; finite element (FE); integrated circuits (ICs); modeling; temperature; thermal stresses; through-silicon via (TSV); VIAS; TSV;
D O I
10.1109/TED.2010.2089987
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A general approach has been proposed for predicting the temperature and thermal stress fields of through-silicon-via (TSV) arrays in 3-D integrated circuits (ICs) based on a coupled-field finite-element (FE) method. The heat source under consideration is the active device layers of the ICs that are operating under load. Individual and combined effects of TSV array parameters, including TSV height, diameter, spacing, and array size, on die temperature and thermal stress are predicted. Good linear relationships are identified between the proposed TSV array parameters and predicted temperature and thermal stress fields of the ICs. A 3-D FE model of two-stack field-programmable gate arrays with an embedded TSV array has been built and validated with an analytical model and verified by experimental measurements.
引用
收藏
页码:279 / 287
页数:9
相关论文
共 50 条
  • [1] Electrical Modeling and Characterization of Through Silicon via for Three-Dimensional ICs
    Katti, Guruprasad
    Stucchi, Michele
    De Meyer, Kristin
    Dehaene, Wim
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (01) : 256 - 262
  • [2] Electrical Modeling of Carbon Nanotube Based Through-Silicon Vias for Three-dimensional ICs
    Zheng, J.
    Gao, X.
    Zhao, W. -S.
    Wang, G.
    2016 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS), 2016, : 2594 - 2597
  • [3] Electrothermal Modeling of Coaxial Through Silicon Via (TSV) for Three-Dimensional ICs
    Zhao, Wen-sheng
    Wang, Xiao-peng
    Xu, Xiao-long
    Yin, Wen-yan
    2010 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGE & SYSTEMS SYMPOSIUM, 2010,
  • [4] A Thermal Isolation Technique Using Through-Silicon Vias for Three-Dimensional ICs
    Hu, Sanming
    Hoe, Yen Yi Germaine
    Li, Hongyu
    Zhao, Dan
    Shi, Jinglin
    Han, Yong
    Teo, Keng Hwa
    Xiong, Yong Zhong
    He, Jin
    Zhang, Xiaowu
    Je, Minkyu
    Madihian, Mohammad
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (03) : 1282 - 1287
  • [5] Tungsten through-silicon via technology for three-dimensional LSIs
    Kikuchi, Hirokazu
    Yamada, Yusuke
    Ali, Atif Mossad
    Liang, Jun
    Fukushima, Takafumi
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2801 - 2806
  • [6] Tungsten through-silicon via technology for three-dimensional LSIs
    Department of Bioengineering and Robotics, Graduate School of Engineering, Tohoku University, 6-6-01 Aza-Aoba, Aramaki, Aoba-ku, Sendai 980-8579, Japan
    不详
    Jpn. J. Appl. Phys., 4 PART 2 (2801-2806):
  • [7] Three-Dimensional On-Chip Inductor Design Based on Through-Silicon Vias
    Liang, Feng
    Zhao, Si-Qi
    Chen, Aobo
    Wang, Gaofeng
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [8] Characterization of Thermal Stresses and Plasticity in Through-Silicon Via Structures for Three-dimensional Integration
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Im, Jay
    Huang, Rui
    Ho, Paul S.
    STRESS INDUCED PHENOMENA AND RELIABILITY IN 3D MICROELECTRONICS, 2014, 1601 : 55 - 66
  • [9] Improving Performance and Fabrication Metrics of Three-Dimensional ICs by Multiplexing Through-Silicon Vias
    Said, Mostafa
    Mehdipour, Farhad
    El-Sayed, Mohamed
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 925 - 932
  • [10] Effect of Design Parameters on Thermomechanical Stress in Silicon of Through-Silicon Via
    Hwang, Joo-Sun
    Seo, Seung-Ho
    Lee, Won-Jun
    JOURNAL OF ELECTRONIC PACKAGING, 2016, 138 (03)