Design and Implementation of a Reversible Central Processing Unit

被引:2
作者
Jamal, Lafifa [1 ]
Babu, Hafiz Md Hasan [1 ]
机构
[1] Univ Dhaka, Dept Comp Sci & Engn, Dhaka 1000, Bangladesh
来源
2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI | 2015年
关键词
Reversible Logic; Reversible CPU; Quantum Cost; Garbage Output;
D O I
10.1109/ISVLSI.2015.74
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work addresses the reversible circuit design using novel modularization approach by presenting architecture of a logically reversible processor based on the Von Neumann architecture that can operate with very low power consumption, protection of power analysis attack and long span of life due to less heat dissipation. The organization and architecture of the proposed processor is designed from scratch. Sequential algorithms are proposed to produce the components of the reversible processor. The capabilities of the new processor is determined, the datapath layout is designed to handle the necessary capabilities, the instruction format is defined and the necessary logic is also constructed to control the datapath. To estimate the execution time of the algorithm, we consider the computational complexity, memory access patterns and the complexity of the instructions. Existing component designs are compared with the proposed components and theorems and lemmas are presented to prove the superiority of the proposed architecture. The proposed design is simulated and the simulation result verifies the correctness of the proposed design.
引用
收藏
页码:187 / 190
页数:4
相关论文
共 50 条
  • [31] DESIGN AND IMPLEMENTATION OF PROGRAMMABLE READ ONLY MEMORY USING REVERSIBLE DECODER ON FPGA
    Naguboina, Gopi Chand
    Anusudha, K.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [32] Design and implementation of H/W efficient Multiplier: Reversible logic gate approach
    Babulu, K.
    Kamaraju, M.
    Bujjibabu, P.
    Pradeep, K.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1660 - 1664
  • [33] A new look at reversible logic implementation of decimal adder
    James, Rekha K.
    Shahana, T. K.
    Jacob, K. Poulose
    Sasi, Sreela
    2007 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2007, : 121 - +
  • [34] Multioperative reversible gate design with implementation of 1-bit full adder and subtractor along with energy dissipation analysis
    Riyaz, Sadat
    Naz, Syed Farah
    Sharma, Vijay Kumar
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 990 - 1012
  • [35] A 32 BIT MAC Unit Design Using Vedic Multiplier and Reversible Logic Gate
    Anitha, R.
    Deshmukh, Neha
    Agarwal, Prashant
    Sahoo, Sarat Kumar
    Karthikeyan, S. Prabhakar
    Reglend, Jacob
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [36] Optimization Approaches for Designing Quantum Reversible Arithmetic Logic Unit
    Majid Haghparast
    Ali Bolhassani
    International Journal of Theoretical Physics, 2016, 55 : 1423 - 1437
  • [37] Reversible priority encoder design and implementation using quantum-dot cellular automata
    Das, Jadav Chandra
    De, Debashis
    IET QUANTUM COMMUNICATION, 2020, 1 (02): : 72 - 78
  • [38] Optimization Approaches for Designing Quantum Reversible Arithmetic Logic Unit
    Haghparast, Majid
    Bolhassani, Ali
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2016, 55 (03) : 1423 - 1437
  • [39] Design and Implementation of Logical Cost Efficient Nanometric Fault Tolerant Reversible BCD Adder
    Saligram, Rakshith
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [40] Design and Implementation of Reversible Logic based RGB to Gray scale Color Space Converter
    Raveendran, Sithara
    Edavoor, Pranose J.
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 1813 - 1817