Design and Implementation of a Reversible Central Processing Unit

被引:2
作者
Jamal, Lafifa [1 ]
Babu, Hafiz Md Hasan [1 ]
机构
[1] Univ Dhaka, Dept Comp Sci & Engn, Dhaka 1000, Bangladesh
来源
2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI | 2015年
关键词
Reversible Logic; Reversible CPU; Quantum Cost; Garbage Output;
D O I
10.1109/ISVLSI.2015.74
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work addresses the reversible circuit design using novel modularization approach by presenting architecture of a logically reversible processor based on the Von Neumann architecture that can operate with very low power consumption, protection of power analysis attack and long span of life due to less heat dissipation. The organization and architecture of the proposed processor is designed from scratch. Sequential algorithms are proposed to produce the components of the reversible processor. The capabilities of the new processor is determined, the datapath layout is designed to handle the necessary capabilities, the instruction format is defined and the necessary logic is also constructed to control the datapath. To estimate the execution time of the algorithm, we consider the computational complexity, memory access patterns and the complexity of the instructions. Existing component designs are compared with the proposed components and theorems and lemmas are presented to prove the superiority of the proposed architecture. The proposed design is simulated and the simulation result verifies the correctness of the proposed design.
引用
收藏
页码:187 / 190
页数:4
相关论文
共 50 条
  • [21] DESIGN AND IMPLEMENTATION OF EFFICIENT REVERSIBLE EVEN PARITY CHECKER AND GENERATOR
    Gayathri, S. S.
    Ananthalakshmi, A. V.
    2014 International Conference on Science Engineering and Management Research (ICSEMR), 2014,
  • [22] VLSI implementation of multiplier design using reversible logic gate
    Nandhini, V.
    Sambath, K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 115 (01) : 93 - 100
  • [23] Implementation of Reversible Logic Design in Nanoelectronics on Basis of Majority Gates
    Roohi, Arman
    Khademolhosseini, Hossein
    Sayedsalehi, Samira
    Navi, Keivan
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 1 - 6
  • [24] VLSI implementation of multiplier design using reversible logic gate
    V. Nandhini
    K. Sambath
    Analog Integrated Circuits and Signal Processing, 2023, 115 : 93 - 100
  • [25] A New Design of an n-bit Reversible Arithmetic Logic Unit
    Pal, Subhankar
    Vudadha, Chetan
    Phaneendra, Sai P.
    Veeramachaneni, Sreehari
    Mandalika, Srinivas
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 224 - 225
  • [26] Design of integrated reversible fault-tolerant arithmetic and logic unit
    Kamaraj, A.
    Marichamy, P.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 69 : 16 - 23
  • [27] Design of a Power Optimal Reversible FIR Filter for Speech Signal Processing
    Padmapriya, S.
    Prabha, Lakshmi, V
    2015 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2015,
  • [28] Design of Compact Reversible Online Testable Ripple Carry Adder
    Bose, Avishek
    Babu, Hafiz Md. Hasan
    Gupta, Shalini
    2015 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE), 2015, : 556 - 560
  • [29] DESIGN OF 3-INPUT REVERSIBLE PROGRAMMABLE LOGIC ARRAY
    Tayari, Mahshid
    Eshghi, Mohammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (02) : 283 - 297
  • [30] Design of a Novel Reversible NLFSR
    Krishna, Navaneetha
    Murugappan, V
    Harish, R.
    Midhun, M.
    Prabhu, E.
    2017 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2017, : 2279 - 2283