A Non-Redundant Low-Power Flip Flop with Stacked Transistors in a 65 nm Thin BOX FDSOI Process

被引:0
作者
Maruoka, Haruki [1 ]
Hifumi, Masashi [1 ]
Furuta, Jun [1 ]
Kobayashi, Kazutoshi [1 ]
机构
[1] Kyoto Inst Technol, Kyoto, Kyoto, Japan
来源
2016 16TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS) | 2016年
关键词
DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a non-redundant Flip-Flop (FF) with stacked transistors based on Adaptive Coupling Flip-Flop (ACFF) with lower power consumption in a 65 nm Fully Depleted Silicon On Insulator (FDSOI) process. The slave latch in ACFF is much weaker against soft errors than the master latch. We design several FFs with stacked transistors in the master or slave latches. We investigate radiation hardness of the proposed FFs by alpha particle and neutron irradiation test. The proposed FFs have higher radiation hardness than conventional DFF. There is no error in the proposed AC slave stacked FF which has stacked transistors only in the slave latch by alpha particle and neutron irradiation test. It can decrease soft error rates despite the performance equivalent to that of ACFF.
引用
收藏
页数:4
相关论文
共 9 条
[1]   A Low-Power Radiation-Hardened Flip-Flop with Stacked Transistors in a 65 nm FDSOI Process [J].
Maruoka, Haruki ;
Hifumi, Masashi ;
Furuta, Jun ;
Kobayashi, Kazutoshi .
IEICE TRANSACTIONS ON ELECTRONICS, 2018, E101C (04) :273-280
[2]   Comparison of Radiation Hardness of Stacked Transmission-Gate Flip Flop and Stacked Tristate-Inverter Flip Flop in a 65 nm Thin BOX FDSOI Process [J].
Ebara, Mitsunori ;
Yamada, Kodai ;
Furuta, Jun ;
Kobayashi, Kazutoshi .
2019 IEEE 25TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2019), 2019, :1-6
[3]   A Low-Power and Area-Efficient Radiation-Hard Redundant Flip-Flop, DICE ACFF, in a 65 nm Thin-BOX FD-SOIu [J].
Kubota, K. ;
Masuda, M. ;
Furuta, J. ;
Manzawa, Y. ;
Kanda, S. ;
Kobayashi, K. ;
Onodera, H. .
2013 14TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2013,
[4]   A Low-Power and Area-Efficient Radiation-Hard Redundant Flip-Flop, DICE ACFF, in a 65 nm Thin-BOX FD-SOI [J].
Kobayashi, K. ;
Kubota, K. ;
Masuda, M. ;
Manzawa, Y. ;
Furuta, J. ;
Kanda, S. ;
Onodera, H. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (04) :1881-1888
[5]   VLFF - A very low-power flip-flop with only two clock transistors [J].
Maheshwari, Yugal Kishore ;
Sachdev, Manoj .
INTEGRATION-THE VLSI JOURNAL, 2025, 100
[6]   A Low-Power High-Speed Sense-Amplifier-Based Flip-Flop in 55 nm MTCMOS [J].
You, Heng ;
Yuan, Jia ;
Tang, Weidi ;
Yu, Zenghui ;
Qiao, Shushan .
ELECTRONICS, 2020, 9 (05)
[7]   Radiation-Hardened Flip-Flops With Low-Delay Overhead Using pMOS Pass-Transistors to Suppress SET Pulses in a 65-nm FDSOI Process [J].
Yamada, Kodai ;
Maruoka, Haruki ;
Furuta, Jun ;
Kobayashi, Kazutoshi .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (08) :1814-1822
[8]   Low Power High-Efficiency Shift Register Using Implicit Pulse-Triggered Flip-Flop in 130 nm CMOS Process for a Cryptographic RFID Tag [J].
Badal, Mohammad Torikul Islam ;
Reaz, Mamun Bin Ibne ;
Jalil, Zinah ;
Bhuiyan, Mohammad Arif Sobhan .
ELECTRONICS, 2016, 5 (04)
[9]   A 3.5 to 4.7-GHz Fractional-N ADPLL With a Low-Power Time-Interleaved GRO-TDC of 6.2-ps Resolution in 65-nm CMOS Process [J].
Cho, Kyoung-Ub ;
Gil, Joonho ;
Park, Chulhyun ;
Cho, Kyu-Jin ;
Shin, Jae-Woo ;
Kim, Eun-Seong ;
Eo, Yun-Seong ;
Harjani, Ramesh ;
Kim, Nam-Young ;
Oh, Taehyoun .
IEEE ACCESS, 2024, 12 :142677-142694