Three-Dimensional Mechanistic Modeling of Gate Leakage Current in High-κ MOSFETs

被引:5
|
作者
Liu, Feilong [1 ,2 ,3 ]
Liu, Yue-Yang [1 ]
Li, Ling [4 ]
Zhou, Guofu [2 ,3 ,5 ]
Jiang, Xiangwei [1 ]
Luo, Jun-Wei [1 ]
机构
[1] Chinese Acad Sci, Inst Semicond, Beijing 100083, Peoples R China
[2] South China Normal Univ, South China Acad Adv Optoelect, Guangdong Prov Key Lab Opt Informat Mat & Technol, Guangzhou 510006, Peoples R China
[3] South China Normal Univ, South China Acad Adv Optoelect, Inst Elect Paper Displays, Guangzhou 510006, Peoples R China
[4] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[5] Shenzhen Guohua Optoelect Tech Co Ltd, Shenzhen 518110, Peoples R China
基金
中国国家自然科学基金;
关键词
ELECTRON TRAP GENERATION; HIGH-K DIELECTRICS; TUNNELING CURRENT; INTERFACIAL-LAYER; OXIDE; HFO2; RELIABILITY; DEVICES; MEMORY; STACK;
D O I
10.1103/PhysRevApplied.13.024020
中图分类号
O59 [应用物理学];
学科分类号
摘要
Gate leakage current is an issue for the reliability of modern high-kappa MOSFETs. Although various physical models describing both direct tunneling and trap-assisted contribution of leakage current have been presented in the literature, many of them treats traps in the dielectric as a continuum distribution in energy and position, and trap-to-trap transport of electrons has so far been mostly neglected or not treated three dimensionally. In this work, we present a mechanistic model for calculation of gate leakage current in high-kappa MOSFET multilayer stacks based on multiphonon trap-assisted tunneling theory, taking into account the intrinsic three-dimensional (3D) discreteness of traps in the dielectric. Our model can to a good approximation reproduce the experimental results at different dielectric thicknesses, gate voltages, temperatures, and different gate materials. We find that in realistic devices, the 3D trap-to-trap transport of electrons contributes a non-negligible part to the gate leakage current. This contribution is more pronounced at low-voltage device operations, which is important for low-power applications. We calculate the intrinsic fluctuation of gate leakage current due to positional and energetic disorder of traps in the dielectric, and conclude that positional disorder is more important than energetic disorder for realistic material parameters. The calculated gate leakage current depends sensitively on temperature, trap energy, and trap density. We provide a computationally efficient 3D master equation approach that enables 3D mechanistic simulation of 103 traps on the order of minutes on a standard desktop computer.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Study of gate leakage current in symmetric double gate MOSFETs with high-κ/stacked dielectrics
    Nagaraju, PV
    DasGupta, A
    THIN SOLID FILMS, 2006, 504 (1-2) : 317 - 320
  • [2] Two-dimensional tunneling effects on the leakage current of MOSFETs with single dielectric and high-κ gate stacks
    Luisier, Mathieu
    Schenk, Andreas
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (06) : 1494 - 1501
  • [3] Three-dimensional modeling of gate leakage in Si nanowire transistors
    Luisier, Mathieu
    Schenk, Andreas
    Fichtner, Wolfgang
    2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 733 - 736
  • [4] Modeling of leakage currents in high-κ dielectrics: Three-dimensional approach via kinetic Monte Carlo
    Jegert, Gunther
    Kersch, Alfred
    Weinreich, Wenke
    Schroeder, Uwe
    Lugli, Paolo
    APPLIED PHYSICS LETTERS, 2010, 96 (06)
  • [5] Temperature dependent compact modeling of gate tunneling leakage current in double gate MOSFETs
    Darbandy, Ghader
    Aghassi, Jasmin
    Sedlmeir, Josef
    Monga, Udit
    Garduno, Ivan
    Cerdeira, Antonio
    Iniguez, Benjamin
    SOLID-STATE ELECTRONICS, 2013, 81 : 124 - 129
  • [6] Gate current modeling for MOSFETs
    Gehring, A
    Selberherr, S
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2005, 2 (01) : 26 - 44
  • [7] Gate current modeling for MOSFETs
    Gehring, A
    Selberherr, S
    ICCDCS 2004: FIFTH INTERNATIONAL CARACAS CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, 2004, : 1 - 8
  • [8] Improved On-Current of 4H-SiC MOSFETs with a Three-Dimensional Gate Structure
    Nanen, Yuichiro
    Yoshioka, Hironori
    Noborio, Masato
    Suda, Jun
    Kimoto, Tsunenobu
    SILICON CARBIDE AND RELATED MATERIALS 2008, 2009, 615-617 : 753 - 756
  • [9] Enhanced Drain Current of 4H-SiC MOSFETs by Adopting a Three-Dimensional Gate Structure
    Nanen, Yuichiro
    Yoshioka, Hironori
    Noborio, Masato
    Suda, Jun
    Kimoto, Tsunenobu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (11) : 2632 - 2637
  • [10] On the mobility in high-κ/metal gate MOSFETs:: Evaluation of the high-κ phonon scattering impact
    Weber, Olivier
    Casse, Mikael
    Thevenod, Laurent
    Ducroquet, Frederique
    Ernst, Thomas
    Deleonibus, Simon
    SOLID-STATE ELECTRONICS, 2006, 50 (04) : 626 - 631