Leakage control for deep-submicron circuits

被引:9
|
作者
Roy, K [1 ]
Mahmoodi-Meimand, H [1 ]
Mukhopadhyay, S [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
D O I
10.1117/12.498181
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High leakage current in deep sub-micron regimes is becoming a significant contributor to power dissipation of CMOS circuits as threshold voltage, channel length, and gate oxide thickness are reduced. Consequently, leakage control and reduction are very important, especially for low power applications. The reduction in leakage current has to be achieved using both process and circuit level techniques. At the process level, leakage reduction can be achieved by controlling the dimensions (length, oxide thickness, junction depth, etc) and doping profile in transistors. At the circuit level, threshold voltage and leakage current of transistors can be effectively controlled by controlling the voltages of different device terminals (drain, source, gate, and body (substrate)).
引用
收藏
页码:135 / 146
页数:12
相关论文
共 50 条
  • [41] Deep-submicron placement minimizing crosstalk
    Cho, JD
    Cho, JY
    VLSI DESIGN, 2001, 12 (01) : 1 - 12
  • [42] Rethinking deep-submicron circuit design
    Synopsys Inc.
    不详
    不详
    不详
    不详
    不详
    Computer, 11 (25-33):
  • [43] Statistical Power Optimization of Deep-Submicron Digital CMOS Circuits Based on Structured Perceptron
    Zjajo, Amir
    van der Meijs, Nick
    van Leuken, Rene
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 95 - 98
  • [44] DEEP-SUBMICRON DESIGN .1.
    MCLELLAN, P
    ELECTRONIC ENGINEERING, 1995, 67 (824): : 27 - &
  • [45] DEEP-SUBMICRON DESIGN - CHANGES IN THE WIND
    NAPPER, S
    ELECTRONIC DESIGN, 1994, 42 (19) : 244 - 244
  • [46] Scaling transistors into the deep-submicron regime
    Packan, PA
    MRS BULLETIN, 2000, 25 (06) : 18 - 21
  • [47] Interconnect modeling in deep-submicron design
    Jung, WY
    Oh, SY
    Kong, JT
    Lee, KH
    IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (08) : 1311 - 1316
  • [48] DEEP-SUBMICRON CHANGES THE FACE OF VERIFICATION
    TUCK, B
    COMPUTER DESIGN, 1995, 34 (10): : 85 - &
  • [49] Cleaning for deep-submicron structures.
    Aoki, H
    Yamasaki, S
    Aoto, N
    CLEANING TECHNOLOGY IN SEMICONDUCTOR DEVICE MANUFACTURING, 2000, 99 (36): : 102 - 113
  • [50] Leakage power estimation for deep submicron circuits in an ASIC design environment
    Kumar, R
    Ravikumar, CP
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 45 - 50