Leakage control for deep-submicron circuits

被引:9
|
作者
Roy, K [1 ]
Mahmoodi-Meimand, H [1 ]
Mukhopadhyay, S [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
D O I
10.1117/12.498181
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High leakage current in deep sub-micron regimes is becoming a significant contributor to power dissipation of CMOS circuits as threshold voltage, channel length, and gate oxide thickness are reduced. Consequently, leakage control and reduction are very important, especially for low power applications. The reduction in leakage current has to be achieved using both process and circuit level techniques. At the process level, leakage reduction can be achieved by controlling the dimensions (length, oxide thickness, junction depth, etc) and doping profile in transistors. At the circuit level, threshold voltage and leakage current of transistors can be effectively controlled by controlling the voltages of different device terminals (drain, source, gate, and body (substrate)).
引用
收藏
页码:135 / 146
页数:12
相关论文
共 50 条
  • [22] Low power domino logic circuits in deep-submicron technology using CMOS
    Garg, Sandeep
    Gupta, Tarun Kumar
    ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2018, 21 (04): : 625 - 638
  • [23] Novel Process Technologies of a Deep-submicron MOSFET for the High Packing Density of Circuits
    Cho, Eou-Sik
    Kwon, Sang Jik
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (06) : 459 - 465
  • [24] Technology-dependent modeling of deep-submicron MOSFET's and ULSI circuits
    Zhou, X
    Chiah, SB
    Lim, KY
    Wang, YW
    Yu, Y
    Chwa, S
    See, A
    Chan, L
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 855 - 860
  • [25] A new scheme to reduce leakage in deep-submicron cache memories with no extra dynamic consumption
    Frustaci, Fabio
    Corsonello, Pasquale
    Perri, Stefania
    Cocorullo, Giuseppe
    PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 61 - +
  • [26] Gated-Vdd:: A circuit technique to reduce leakage in deep-submicron cache memories
    Powell, M
    Yang, SH
    Falsafi, B
    Roy, K
    Vijaykumar, TN
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 90 - 95
  • [27] Scaling of InGaAs MOSFETs into deep-submicron
    Wu, Yanqing
    Ye, Peide D.
    GRAPHENE, GE/III-V, AND EMERGING MATERIALS FOR POST-CMOS APPLICATIONS 2, 2010, 28 (05): : 185 - 201
  • [28] Deep-submicron microprocessor design issues
    Flynn, Michael J.
    Hung, Patrick
    Rudd, Kevin W.
    IEEE Micro, 19 (04): : 11 - 22
  • [29] Towards the fully integration of wireless front-end circuits in deep-submicron technologies
    Steyaert, M
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 133 - 136
  • [30] Rethinking deep-submicron circuit design
    Sylvester, D
    Keutzer, K
    COMPUTER, 1999, 32 (11) : 25 - +