Low-Blind-Period Differential Sampler for High-Speed Serial Link Receivers

被引:0
作者
Zhuang, Jingcheng [1 ]
机构
[1] AMD Inc, Ft Collins, CO 80528 USA
关键词
High-speed flip-flops; high-speed receivers; high-speed samplers;
D O I
10.1109/TCSII.2011.2158716
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents techniques to reduce the blind period of a sampler in high-speed serial link receivers. The impact of the blind period on receiver performance is first investigated. A conventional current-mode logic (CML) master/slave latch-based sampler is reviewed and simulated, followed by the theoretical analysis of the root causes of the sampler blind period. Finally, a proposed sampler is presented with the transistor-level simulation results in a 32-nm silicon-on-insulator process. Operating at 10 Gb/s, the proposed sampler, consuming approximately 25% less current than the conventional CML sampler, exhibits a blind period of approximately 2 ps for the eye height of 40 mV, whereas the conventional CML sampler exhibits a blind period of 33 ps under the same condition.
引用
收藏
页码:497 / 501
页数:5
相关论文
empty
未找到相关数据