Novel Self-Body-Biasing and Statistical Design for Near-Threshold Circuits With Ultra Energy-Efficient AES as Case Study

被引:24
|
作者
Zhao, Wenfeng [1 ]
Ha, Yajun [2 ]
Alioto, Massimo [1 ]
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 117576, Singapore
[2] Agcy Sci Technol & Res, Inst Infocomm Res, Singapore 138632, Singapore
关键词
Advanced encryption standard (AES); energy efficiency; forward body-biasing; near-threshold VLSI circuits; process variations; statistical static timing analysis (SSTA); surrogate timing model; CMOS;
D O I
10.1109/TVLSI.2014.2342932
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Near-threshold operation enables high energy efficiency, but requires proper design techniques to deal with performance loss and increased sensitivity to process variations. In this paper, we address both issues with two synergistic approaches. First, we introduce a novel body-biasing technique to mitigate the performance loss at near-threshold voltages while not requiring any additional circuitry for the body-bias control, thereby minimizing the design effort and simplifying the systems-on-chip integration. Second, we introduce a novel statistical design methodology to efficiently and accurately evaluate the design guardband strictly needed in the worst case, thereby keeping the area cost of variations at its very minimum. A 65-nm advanced encryption standard testchip demonstrates 1.65x throughput improvement over a baseline design without body biasing, and enables reliable operation over a wide voltage range (0.5-1.2 V) as opposed to traditional body-biasing schemes. In addition, our testchip achieves 1.63x area efficiency improvement compared with a design based on corner analysis. Accordingly, the proposed techniques are well suited for the design of near-threshold specialized hardware with improved performance, reduced silicon area, and design effort.
引用
收藏
页码:1390 / 1401
页数:12
相关论文
共 6 条
  • [1] Design Space Exploration of FinFETs in Sub-10nm Technologies for Energy-Efficient Near-Threshold Circuits
    Gupta, Sumeet Kumar
    Cho, Woo-Suhl
    Goud, A. Arun
    Yogendra, Karthik
    Roy, Kaushik
    2013 71ST ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2013, : 117 - 118
  • [2] Exploring Approximate Computing and Near-Threshold Operation to Design Energy-efficient Multipliers
    Zanandrea, Vinicius
    Borges, Douglas M.
    Rosa, Vagner S.
    Meinhardt, Cristina
    34TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2021), 2021,
  • [3] Design of Light-Weight Timing Error Detection and Correction Circuits for Energy-Efficient Near-Threshold Voltage Operation
    Fan, Xuemei
    Liu, Hao
    Li, Hongwei
    Lu, Shengli
    Han, Jie
    ELECTRONICS, 2022, 11 (18)
  • [4] Design and implementation of energy-efficient near-threshold standard cell library for IoT applications
    Hesham, AbdelRahman
    Nassar, Amin
    Mostafa, Hassan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 139
  • [5] An Area- and Energy-Efficient FIFO Design Using Error-Reduced Data Compression and Near-Threshold Operation for Image/Video Applications
    Zeinolabedin, Seyed Mohammad Ali
    Zhou, Jun
    Liu, Xin
    Kim, Tony Tae-Hyoung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2408 - 2416
  • [6] An Energy-Efficient Logic Cell Library Design Methodology with Fine Granularity of Driving Strength for Near- and Sub-Threshold Digital Circuits
    Zhang, Hao
    He, Weifeng
    Sun, Yanan
    Seok, Mingoo
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,