Novel design of cascaded multilevel inverter with reduced number of components
被引:0
作者:
Angara, Bhogeswara Rao
论文数: 0引用数: 0
h-index: 0
机构:
DTU, Dept Elect Engn, New Delhi, IndiaDTU, Dept Elect Engn, New Delhi, India
Angara, Bhogeswara Rao
[1
]
Tripathi, M. M.
论文数: 0引用数: 0
h-index: 0
机构:
DTU, Dept Elect Engn, New Delhi, IndiaDTU, Dept Elect Engn, New Delhi, India
Tripathi, M. M.
[1
]
机构:
[1] DTU, Dept Elect Engn, New Delhi, India
来源:
2015 ANNUAL IEEE INDIA CONFERENCE (INDICON)
|
2015年
关键词:
Multilevel Inverter;
Total Harmonic Distortion;
Fast Fourier Transform;
DC VOLTAGE SOURCES;
TOPOLOGY;
D O I:
暂无
中图分类号:
TP39 [计算机的应用];
学科分类号:
081203 ;
0835 ;
摘要:
Multilevel inverters are of special importance in high power and medium power applications. Reduced distortion, better output power quality, minimum switching losses, reduced switching stress make multilevel architecture preferred. This paper demonstrates a new topology of a 9-level and 15-level inverters which requires less number of power switches and as well as DC voltage sources than that of existing conventional multilevel inverters (MLI) which results in decreased cost of inverter, switching losses and design complexity. This paper presents simulation results of the inverter system at existing 7 level and proposed9 and 15 levels. The fast Fourier transform (FFT) spectrums of the outputs of 9-level and 15-level inverters are compared. The proposed topology requires same number of switches and DC voltage sources to produce 11-level, 13-level and 15-level outputs. Simulation results show that THD can be decreased by using lesser number of switches.