A 10-Gb/s Eye-Opening Monitor Circuit for Receiver Equalizer Adaptations in 65-nm CMOS

被引:10
|
作者
Lin, Yu-Chuan [1 ]
Tsao, Hen-Wai [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
Delay-locked loop (DLL); equalizer adaptations; eye-opening monitor (EOM); multi-phase clock; voltage-to-time converter (VTC); JITTER;
D O I
10.1109/TVLSI.2019.2935305
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 10-Gb/s on-chip 1-D eye-opening monitor (EOM) for receiver front-end equalizer boost gain adaptations is presented. The proposed EOM circuits report in real-time horizontal eye-openings using equalizer output by calculating the probability density of the waveform in the central row of pixels of the eye diagram. In addition, a novel multi-phase generator circuit with a delay gain calibration is also demonstrated. It is suitable for EOM circuits to generate a multi-phase sampling clock. The proposed 1-D-EOM circuit is included in a 10-Gb/s receiver design to verify its adaptation functions, and the circuit is implemented using the 65-nm CMOS technology. The sampling phase resolution is 1.5625 ps (where the time for one bit is 100 ps, with a total of 64 phases), and the response time is $64 similar to\mu \text{s}$ . The total power consumption of the EOM circuit is 1.5 mW with a 1-V supply voltage, and the circuit occupies a layout area of 60 $\mu \text{m}\,\,\times $ 450 $\mu \text{m}$ . The results show that the reported horizontal eye-opening value is proportional to the value from a real eye diagram monitor from the test buffer.
引用
收藏
页码:23 / 34
页数:12
相关论文
共 50 条
  • [31] Design of 80-Gb/s PAM4 Wireline Receiver in 65-nm CMOS Technology
    Lv, Fangxu
    Zheng, Xuqiang
    Wang, Ziqiang
    He, Yajun
    Zhang, Chun
    Wang, Jianye
    Wang, Zhihua
    Jiang, Hanjun
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [32] A 65-nm 10-Gb/s 10-mm On-Chip Serial Link Featuring a Digital-Intensive Time-Based Decision Feedback Equalizer
    Chiu, Po-Wei
    Kundu, Somnath
    Tang, Qianying
    Kim, Chris H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (04) : 1203 - 1213
  • [33] New 2-D Eye-Opening Monitor for Gb/s Serial Links
    AL-Taee, Alaa R.
    Yuan, Fei
    Ye, Andy Gean
    Sadr, Saman
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1209 - 1218
  • [34] A 10 Gb/s Voltage Swing Level Controlled Output Driver in 65-nm CMOS Technology
    Kim, Taeho
    Jeong, Deog-Kyoon
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 53 - 56
  • [35] 25-Gb/s inductorless output buffer circuit with a pre-emphasis in 65-nm CMOS
    Tanaka, Tomoki
    Kishine, Keiji
    Inaba, Hiromi
    Tsuchiya, Akira
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 94 - 95
  • [36] A 21-Gb/s 87-mW Transceiver with FFE/DFE/Linear Equalizer in 65-nm CMOS Technology
    Wang, Huaide
    Lee, Chao-Cheng
    Lee, An-Ming
    Lee, Jri
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 50 - +
  • [37] A 10-Gb/s Inductorless CMOS Analog Equalizer With an Interleaved Active Feedback Topology
    Lu, Jian-Hao
    Chen, Ke-Hou
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (02) : 97 - 101
  • [38] A 21-Gb/s 87-mW Transceiver With FFE/DFE/Analog Equalizer in 65-nm CMOS Technology
    Wang, Huaide
    Lee, Jri
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 909 - 920
  • [39] A 40-Gb/s CDR Circuit With Adaptive Decision-Point Control Based on Eye-Opening Monitor Feedback
    Noguchi, Hidemi
    Yoshida, Nobuhide
    Uchida, Hiroaki
    Ozaki, Manabu
    Kanemitsu, Shunichi
    Wada, Shigeki
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) : 2929 - 2938
  • [40] A 3-12.5 Gb/s reference-less CDR for an Eye-Opening Monitor
    Schell, Bob
    Bishop, Robert
    Kenney, Jack
    ESSCIRC 2018 - IEEE 44TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2018, : 186 - 189