FPGA-Based Laboratory Assignments for NoC-Based Manycore Systems

被引:6
作者
Ttofis, Christos [1 ]
Theocharides, Theocharis [1 ]
Michael, Maria K. [1 ]
机构
[1] Univ Cyprus, Dept Elect & Comp Engn, CY-1678 Nicosia, Cyprus
关键词
Computer architecture; embedded systems design; field programmable gate arrays (FPGAs); manycore systems; networks-on-chip (NoC); NETWORKS; CHIPS;
D O I
10.1109/TE.2011.2159795
中图分类号
G40 [教育学];
学科分类号
040101 ; 120403 ;
摘要
Manycore systems have emerged as being one of the dominant architectural trends in next-generation computer systems. These highly parallel systems are expected to be interconnected via packet-based networks-on-chip (NoC). The complexity of such systems poses novel and exciting challenges in academia, as teaching their design requires the students to understand a large number of NoC-based design-space parameters. Moreover, the industry has only recently attempted to design large-scale NoC-based manycore prototypes; the use of NoCs, therefore, has not yet reached a mature stage. Consequently, academia still lacks standardized tools and methodologies to teach NoC-based manycore systems, which, in turn, demand a solid educational background in a wide variety of areas, thus raising several teaching challenges. This paper presents an FPGA-based teaching framework composed of a sequence of laboratory assignments. The framework provides instructors with a practical teaching approach and helps them teach students how to emulate NoC-based manycore systems and how to evaluate and explore their design parameters. The proposed framework can be integrated into existing senior undergraduate courses or can be taught as an independent course. The course has been taught three times at the University of Cyprus, and initial course evaluation results, instructor observations, and suggested grading policies are also provided.
引用
收藏
页码:180 / 189
页数:10
相关论文
共 35 条
[1]  
[Anonymous], VIRT 5 LXT FPGA ML50
[2]  
[Anonymous], XIL ISE SIM ISIM
[3]  
[Anonymous], 2004, CONN CUST IP MICROBL
[4]  
[Anonymous], XIL U PROGR VIRT 2 P
[5]  
[Anonymous], XIL EMB DEV TOOL
[6]  
[Anonymous], XIL COR GEN SYST
[7]  
[Anonymous], 2006, Tech. rep.
[8]  
Bell S., 2008, P 2008 IEEE INT SOL, DOI DOI 10.1109/ISSCC.2008.4523070
[9]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[10]   Thousand core chips-a technology perspective [J].
Borkar, Shekhar .
2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, :746-749