Real Time Hardware Implementation of the 3D Chaotic Oscillator which having Golden-Section Equilibra

被引:0
|
作者
Tuna, Murat [1 ]
Fidan, Can Bulent [2 ]
Koyuncu, Ismail [3 ]
Pehlivan, Ihsan [4 ]
机构
[1] Kirklareli Univ, Elekt Teknol Bolumu, Kirklareli, Turkey
[2] Karabuk Univ, Mekatron Muhendisligi Bolumu, Karabuk, Turkey
[3] Duzce Univ, Kontrol & Otomasyon Teknol Bolumu, Duzce, Turkey
[4] Sakarya Univ, Elekt Elekt Muhendisligi Bolumum, Sakarya, Turkey
来源
2016 24TH SIGNAL PROCESSING AND COMMUNICATION APPLICATION CONFERENCE (SIU) | 2016年
关键词
Chaos; Chaotic system; FPGA; VHDL; SYSTEM; REALIZATION; CIRCUIT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, the continuous-time, autonomous, 3D chaotic system having golden-section equilibra which is recently presented in the literature is implemented firstly as discrete time on an FPGA. In this design, the 3D chaotic system was programmed in 32-bit IQ-Math (16I-16Q) fixed-point number format using VHDL and Heun algorithm. The designed system has been synthesized and tested, using Xilinx ISE design tool, on Virtex-6 FPGA chip. According to the test results, operation frequency of the FPGA-based new chaotic signal generator is certain as 406.736MHz. In addition, chip statistics and performance results of the new chaotic oscillator are presented after the "Route&Place" processes performed on Xilinx ISE design tool. The chaotic oscillator design realized with fixed-point number format on FPGA has been shown to be use lesser chip hardware and higher operating frequency compared to the floating-point standard.
引用
收藏
页码:1309 / 1312
页数:4
相关论文
共 4 条
  • [1] Hardware implementation of a disparity estimation scheme for real-time compression in 3D imaging applications
    Chaikalis, D.
    Sgouros, N.
    Maroulis, D.
    Papageorgas, P.
    JOURNAL OF VISUAL COMMUNICATION AND IMAGE REPRESENTATION, 2008, 19 (01) : 1 - 11
  • [2] An FPGA-Based Hardware Accelerator for Real-Time Block-Matching and 3D Filtering
    Wang, Dong
    Xu, Jia
    Xu, Ke
    IEEE ACCESS, 2020, 8 : 121987 - 121998
  • [3] A Real-Time Hardware Emulator for 3D Non-Stationary U2V Channels
    Zhu, Qiuming
    Zhao, Zikun
    Mao, Kai
    Chen, Xiaomin
    Liu, Weiqiang
    Wu, Qihui
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (09) : 3951 - 3964
  • [4] Real-time image encryption using a low-complexity discrete 3D dual chaotic cipher
    Haroun, Mohamed F.
    Gulliver, T. Aaron
    NONLINEAR DYNAMICS, 2015, 82 (03) : 1523 - 1535