Analog-to-digital converters: digitizing the analog world

被引:87
作者
Lee, Hae-Seung [1 ]
Sodini, Charles G. [1 ]
机构
[1] MIT, Cambridge, MA 02139 USA
关键词
analog-to-digital (A/D) converter; data conversion; mixed-signal;
D O I
10.1109/JPROC.2007.911069
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Challenges in analog-to-digital (A/D) conversion for future scaled complementary metal-oxide-semiconductor (CMOS) technologies are investigated. The analysis of a figure of merit (FOM) that accounts for energy per conversion step indicates that op-amps are one of the most significant performance bottlenecks. New mixed-signal circuit architectures, which are more suitable for A/D conversion in scaled CMOS technologies and are more energy efficient than traditional architectures, are described. These circuits sense the crossing of virtual ground with comparators or zero-crossing detectors instead of forcing the virtual ground with op-amps. The FOM derivations for the comparator and zero-crossing based circuits indicate potentially a large improvement over traditional op-amp based circuits. The designs and experimental results of analog-to-digital converters based on a prototype comparator and zero-crossing are discussed in detail.
引用
收藏
页码:323 / 334
页数:12
相关论文
共 14 条
[1]  
[Anonymous], 2006, IEEE ISSCC FEB
[2]  
BROOKS L, 2007, IEEE INT SOL STAT CI, P460
[3]   An embedded 240-mW 10-b 50-MS/s CMOS ADC in 1-mm(2) [J].
Bult, K ;
Buchwald, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (12) :1887-1895
[4]   PERFORMANCE LIMITATIONS IN SWITCHED-CAPACITOR FILTERS [J].
CASTELLO, R ;
GRAY, PR .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1985, 32 (09) :865-876
[5]   A 100-MHZ 100-DB OPERATIONAL-AMPLIFIER WITH MULTIPATH NESTED MILLER COMPENSATION STRUCTURE [J].
ESCHAUZIER, RGH ;
KERKLAAN, LPT ;
HUIJSING, JH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1709-1717
[6]  
FIORENZA J, 2007, THESIS I TECHNOLOGY
[7]   Comparator-based switched-capacitor circuits for scaled CMOS technologies [J].
Fiorenza, John K. ;
Sepke, Todd ;
Holloway, Peter ;
Sodini, Charles G. ;
Lee, Hae-Seung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2658-2668
[8]  
GUPTA S, 2006, IEEE INT SOL STAT CI, P576
[9]  
Iroaga E., 2006, S VLSI CIRC JUN, P222
[10]   A 12-bit 75-MS/s pipelined ADC using open-loop residue amplification [J].
Murmann, B ;
Boser, BE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2040-2050