Arithmetic additive generators of pseudo-exhaustive test patterns

被引:47
作者
Gupta, S
Rajski, J
Tyszer, J
机构
[1] MENTOR GRAPH CORP,WILSONVILLE,OR 97070
[2] FRANCO POLISH SCH NEW INFORMATION & COMMUN TECHNO,PL-60854 POZNAN,POLAND
基金
加拿大自然科学与工程研究理事会;
关键词
accumulators; arithmetic generators; built-in self-test; data-path architectures; pseudo-exhaustive generators; state coverage;
D O I
10.1109/12.536236
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Existing built-in self-test (BIST) strategies require the use of specialized test pattern generation hardware which introduces significant area overhead and performance degradation. In this paper, we propose an entirely new approach to generate test patterns. The method is based on adders widely available in data-path architectures used in digital signal processing circuits and general purpose processors. The resultant test patterns, generated by continuously accumulating a constant value, provide a complete state coverage on subspaces of contiguous bits. This new test generation scheme, along with the recently introduced accumulator-based compaction scheme [19] facilitates a BIST strategy for high performance datapath architectures that uses the functionality of existing hardware, is entirely integrated with the circuit under test, and results in at-speed testing with no performance degradation and no area overhead.
引用
收藏
页码:939 / 949
页数:11
相关论文
共 28 条