Performance and power impact of issue-width in chip-multiprocessor cores

被引:13
|
作者
Ekman, M [1 ]
Stenstrom, P [1 ]
机构
[1] Chalmers Univ Technol, Dept Comp Engn, SE-41296 Gothenburg, Sweden
关键词
D O I
10.1109/ICPP.2003.1240600
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper explores the trade-off between the issue-width of the cores and the number of cores on a chip by considering design points with comparable area with respect to both performance and energy. We focus on scalable parallel applications from SPLASH-2. While they are known to benefit from as many cores as possible we show that these applications can be run as efficiently and with comparable power consumption on a chip-multiprocessor (CMP) with fewer but wider-issue cores. This is attributable to their inherent ILP and the fact that fewer cores result in less performance and power consumption losses in the on-chip memory hierarchy.
引用
收藏
页码:359 / 368
页数:10
相关论文
共 14 条
  • [11] System Level IR Drop Impact on Chip Power Performance Signoff for RISC-V System on Chip
    Yong, Kin Fei
    Lim, Chin Theng
    Teng, Wei Khoon
    2022 17TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2022,
  • [12] Improving power-performance via hybrid cache for chip many cores based on neural network prediction technique
    Al-Obaidy, Furat
    Asad, Arghavan
    Mohammadi, Farah A.
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (08): : 2995 - 3006
  • [13] Improving power-performance via hybrid cache for chip many cores based on neural network prediction technique
    Furat Al-Obaidy
    Arghavan Asad
    Farah A. Mohammadi
    Microsystem Technologies, 2021, 27 : 2995 - 3006
  • [14] Impact of the Chip Properties on the Power Cycling Performance of Silicon Carbide MOSFETs at Different Temperature Swings
    Hoffmann, Felix
    Kaminski, Nando
    2022 IEEE 34TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2022, : 21 - 24