A 10-Gb/s OEIC with Meshed Spatially-Modulated Photo Detector in 0.18-μm CMOS Technology

被引:69
作者
Huang, Shih-Hao [1 ]
Chen, Wei-Zen [1 ]
Chang, Yu-Wei [1 ]
Huang, Yang-Tung [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30010, Taiwan
关键词
Optical receiver; optoelectronic integrated circuit (OEIC); spatially-modulated photo detector (SMPD); transimpedance amplifier (TIA); limiting amplifier (LA); ANALOG FRONT-END; OPTICAL RECEIVER; STANDARD CMOS; AMPLIFIER; COMMUNICATION;
D O I
10.1109/JSSC.2011.2116430
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the design of a 10-Gb/s fully integrated CMOS optical receiver, which consists of a novel spatially-modulated photo detector (SMPD), a low-noise trans-impedance amplifier (TIA), and a post-limiting amplifier on a single chip. The bandwidth of proposed meshed SMPD can be boosted up to 6.9 GHz under a reverse-biased voltage of 14.2 V. The measured responsivity of the meshed SMPD is 29 mA/W as illuminated by 850-nm light source. To compensate the relatively low responsivity of on-chip CMOS photo detector (PD), a high-gain TIA with nested feedback and shunt peaking is proposed to achieve low-noise operation. The optical receiver is capable of delivering 25-k Omega conversion gain when driving 50-Omega output loads. For a PRBS test pattern of 2(7)-1, the 10-Gb/s optoelectronic integrated circuit (OEIC) has optical sensitivity of -6 dBm at a bit-error rate (BER) of 10(-11). Implemented in a generic 0.18-mu m CMOS technology, the chip area is 0.95 mm by 0.8 mm. The trans-impedance amplifier, post amplifier, and output buffer respectively drain 38 mW, 80 mW, and 27 mW from the 1.8-V supply.
引用
收藏
页码:1158 / 1169
页数:12
相关论文
共 24 条
[1]  
ANALUI B, 2002, P EUR SOL STAT CIRC, P303
[2]  
Chen WZ, 2007, IEEE CUST INTEGR CIR, P293
[3]   A 90-dBΩ 10-Gb/s optical receiver analog front-end in a 0.18-μm CMOS technology [J].
Chen, Wei-Zen ;
Lin, Da-Shin .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) :358-365
[4]   A 3.125 Gbps CMOS fully integrated optical receiver with adaptive analog equalizer [J].
Chen, Wei-Zen ;
Huang, Shih-Hao ;
Wu, Guo-Wei ;
Liu, Chuan-Chang ;
Huang, Yang-Tung ;
Chiu, Chin-Fong ;
Chang, Wen-Hsu ;
Juang, Ying-Zong .
2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, :396-+
[5]   A 1.8-V 10-Gb/s fully integrated CMOS optical receiver analog front-end [J].
Chen, WZ ;
Cheng, YL ;
Lin, DS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) :1388-1396
[6]   High-speed monolithically integrated silicon optical receiver fabricated in 130-nm CMOS technology [J].
Csutak, SM ;
Schaub, JD ;
Wu, WE ;
Campbell, JC .
IEEE PHOTONICS TECHNOLOGY LETTERS, 2002, 14 (04) :516-518
[7]   10-Gb/s limiting amplifier and laser/modulator driver in 0.18-μm CMOS technology [J].
Galal, S ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2138-2146
[8]   A high-speed 850-nm optical receiver front-end in 0.18-μm CMOS [J].
Hermans, Carolien ;
Steyaert, Michiel S. J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) :1606-1614
[9]   Broadband Transimpedance Amplifier in 0.35-μm SiGe BiCMOS Technology for 10-Gb/s Optical Receiver Analog Front-End Application [J].
Huang, J. C. ;
Lai, Y. S. ;
Hsu, K. Y. J. .
PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, :245-248
[10]   2-Gb/s CMOS optical integrated receiver with a spatially a modulated photodetector [J].
Jutzi, M ;
Grözing, M ;
Gaugler, E ;
Mazioschek, W ;
Berroth, M .
IEEE PHOTONICS TECHNOLOGY LETTERS, 2005, 17 (06) :1268-1270