Design of fast large fan-in CMOS multiplexers accounting for interconnects

被引:2
作者
Alioto, Massimo [1 ]
Palumbo, Gaetano [2 ]
机构
[1] Univ Siena, Dipartimento Ingn Informaz, Via Laterina 8, I-53100 Siena, Italy
[2] Univ Catania, Dept Ingn Elett Elect Sistemi, I-95124 Catania, Italy
来源
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11 | 2007年
关键词
D O I
10.1109/ISCAS.2007.378166
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, the design of high-fan-in CMOS multiplexers based on the heterogeneous-tree approach is discussed. In particular, a strategy to minimize the delay of multiplexers is developed that accounts for the interconnect parasitics from the beginning, thereby extending the previous results introduced in [1] which did not consider the effect of interconnects. The design criteria derived are very simple, and are shown to be strongly affected by the interconnects, as one expects in current Deep-Submicron (DSM) VLSI circuits. It is also shown that neglecting parasitics in the multiplexer optimization can lead to a speed degradation as high as 80%. The results are validated through post-layout simulations on a 90-nm CMOS process.
引用
收藏
页码:3255 / +
页数:2
相关论文
共 6 条
[1]   Optimized design of high fan-in multiplexers using tri-state buffers [J].
Alioto, M ;
Di Cataldo, G ;
Palumbo, G .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2002, 49 (10) :1500-1505
[2]   The future of wires [J].
Ho, R ;
Mai, KW ;
Horowitz, MA .
PROCEEDINGS OF THE IEEE, 2001, 89 (04) :490-504
[3]  
Leblebici Yusuf, 1996, CMOS DIGITAL INTEGRA
[4]   On the design of fast large fan-in CMOS multiplexers [J].
Lin, MB .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (08) :963-967
[5]  
RABAEY J, 1996, DIGITAL INTEGRATED
[6]  
Rubinstein J., 1983, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, VCAD-2, P202, DOI 10.1109/TCAD.1983.1270037