Analog Circuits Sizing Using Multi-Objective Evolutionary Algorithm Based on Decomposition

被引:0
作者
Nohtanipour, Mehran [1 ]
Maghami, Mohammad Hossein [2 ]
Radmehr, Mehdi [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Sari Branch, Sari, Iran
[2] Shahid Rajaee Teacher Training Univ, Fac Elect Engn, Tehran, Iran
来源
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS | 2021年 / 51卷 / 03期
关键词
Analog circuits sizing; Equation and simulation-based method; Automated layout generator; Multi-objective evolutionary algorithm based on decomposition; Operational amplifiers; OPTIMIZATION; DESIGN; MOEA/D;
D O I
10.33180/InfMIDEM2021.305
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Several analog circuit design has been suggested where a layout generator is used after a circuit sizing. But, many iterations between circuit sizing and layout generator stages are needed to obtain desired specifications. This paper proposes a new equation and simulation-based method for circuits sizing of CMOS operational amplifiers (op-amps) by considering layout effects. In the proposed method, layout effects are considered during the sizing step. Layout effects are devices parasitics and geometry information that are extracted from a new automated layout generator. Optimization is performed using multi-objective evolutionary algorithm based on decomposition (MOEA/D). In order to evaluate the performance of the proposed sizing method, the design of foldedcascode and three-stage op-amps are provided in a 0.18 mu m process CMOS technology with 1.8 V supply voltage. The simulation results exhibit the good performance of the proposed sizing method.
引用
收藏
页码:193 / 203
页数:11
相关论文
共 43 条
  • [31] The Design of Fast-Settling Three-Stage Amplifiers Using the Open-Loop Damping Factor as a Design Parameter
    Nguyen, Ray
    Murmann, Boris
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (06) : 1244 - 1254
  • [32] Analysis and Optimization of Multisection Capacitive DACs for Mixed-Signal Processing
    Park, Shinwoong
    Raman, Sanjay
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (03) : 679 - 690
  • [33] Hierarchical modeling, optimization, and synthesis for system-level analog and RF designs
    Rutenbar, Rob A.
    Gielen, Georges G. E.
    Roychowdhury, Jaijeet
    [J]. PROCEEDINGS OF THE IEEE, 2007, 95 (03) : 640 - 669
  • [34] Severo L. C., 2012, Proceedings of the 2012 Argentine School of Micro-Nanoelectronics, Technology and Applications (EAMTA), P111
  • [35] A g(m)/I-D based methodology for the design of CMOS analog circuits and its application to the synthesis of a silicon-on-insulator micropower OTA
    Silveira, F
    Flandre, D
    Jespers, PGA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (09) : 1314 - 1319
  • [36] Predictable Equation-Based Analog Optimization Based on Explicit Capture of Modeling Error Statistics
    Singh, Ashish Kumar
    Ragab, Kareem
    Lok, Mario
    Caramanis, Constantine
    Orshansky, Michael
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (10) : 1485 - 1498
  • [37] MOEA/D plus uniform design: A new version of MOEA/D for optimization problems with many objectives
    Tan, Yan-yan
    Jiao, Yong-chang
    Li, Hong
    Wang, Xin-kuan
    [J]. COMPUTERS & OPERATIONS RESEARCH, 2013, 40 (06) : 1648 - 1660
  • [38] Toro-Frias A., 2011, 2011 European Conference on Circuit Theory and Design (ECCTD 2011), P345, DOI 10.1109/ECCTD.2011.6043357
  • [39] A layout-aware synthesis methodology for RF circuits
    Vancorenland, P
    Van der Plas, G
    Steyaert, M
    Gielen, G
    Sansen, W
    [J]. ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 358 - 362
  • [40] Analog Layout Generator for CMOS Circuits
    Yilmaz, Ender
    Duendar, Guenhan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (01) : 32 - 45