共 43 条
- [1] Layout-aware RF circuit synthesis driven by worst case parasitic corners [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 444 - 449
- [2] Ahmed AA, 2012, IEEE INT SYMP CIRC S, P2155, DOI 10.1109/ISCAS.2012.6271714
- [3] Anisheh S. M., 2017, INT J COMPUTER SCI E, V14, P1
- [4] 98-dB Gain Class-AB OTA With 100 pF Load Capacitor in 180-nm Digital CMOS Process [J]. IEEE ACCESS, 2019, 7 : 17772 - 17779
- [7] Berkol G., 2015, PROC IEEE 13 INT NEW, P1
- [9] Chang HJ, 2015, INT SYM QUAL ELECT, P589, DOI 10.1109/ISQED.2015.7085493
- [10] Dessouky M., 2000, Proceedings Design, Automation and Test in Europe Conference and Exhibition 2000 (Cat. No. PR00537), P53, DOI 10.1109/DATE.2000.840015