Analog Circuits Sizing Using Multi-Objective Evolutionary Algorithm Based on Decomposition

被引:0
作者
Nohtanipour, Mehran [1 ]
Maghami, Mohammad Hossein [2 ]
Radmehr, Mehdi [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Sari Branch, Sari, Iran
[2] Shahid Rajaee Teacher Training Univ, Fac Elect Engn, Tehran, Iran
来源
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS | 2021年 / 51卷 / 03期
关键词
Analog circuits sizing; Equation and simulation-based method; Automated layout generator; Multi-objective evolutionary algorithm based on decomposition; Operational amplifiers; OPTIMIZATION; DESIGN; MOEA/D;
D O I
10.33180/InfMIDEM2021.305
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Several analog circuit design has been suggested where a layout generator is used after a circuit sizing. But, many iterations between circuit sizing and layout generator stages are needed to obtain desired specifications. This paper proposes a new equation and simulation-based method for circuits sizing of CMOS operational amplifiers (op-amps) by considering layout effects. In the proposed method, layout effects are considered during the sizing step. Layout effects are devices parasitics and geometry information that are extracted from a new automated layout generator. Optimization is performed using multi-objective evolutionary algorithm based on decomposition (MOEA/D). In order to evaluate the performance of the proposed sizing method, the design of foldedcascode and three-stage op-amps are provided in a 0.18 mu m process CMOS technology with 1.8 V supply voltage. The simulation results exhibit the good performance of the proposed sizing method.
引用
收藏
页码:193 / 203
页数:11
相关论文
共 43 条
  • [1] Layout-aware RF circuit synthesis driven by worst case parasitic corners
    Agarwal, A
    Vemuri, R
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 444 - 449
  • [2] Ahmed AA, 2012, IEEE INT SYMP CIRC S, P2155, DOI 10.1109/ISCAS.2012.6271714
  • [3] Anisheh S. M., 2017, INT J COMPUTER SCI E, V14, P1
  • [4] 98-dB Gain Class-AB OTA With 100 pF Load Capacitor in 180-nm Digital CMOS Process
    Anisheh, Seyed Mahmoud
    Abbasizadeh, Named
    Shamsi, Hossein
    Dadkhah, Chitra
    Lee, Kang-Yoon
    [J]. IEEE ACCESS, 2019, 7 : 17772 - 17779
  • [5] Placement and routing method for analogue layout generation using modified cuckoo optimisation algorithm
    Anisheh, Seyed Mahmoud
    Shamsi, Hossein
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (05) : 532 - 541
  • [6] Positive feedback technique and split-length transistors for DC-gain enhancement of two-stage op-amps
    Anisheh, Seyed Mahmoud
    Shamsi, Hossein
    Mirhassani, Mitra
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 605 - 612
  • [7] Berkol G., 2015, PROC IEEE 13 INT NEW, P1
  • [8] An integrated layout-synthesis approach for analog ICs
    Castro-Lopez, Rafael
    Guerra, O.
    Roca, E.
    Fernandez, F. V.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (07) : 1179 - 1189
  • [9] Chang HJ, 2015, INT SYM QUAL ELECT, P589, DOI 10.1109/ISQED.2015.7085493
  • [10] Dessouky M., 2000, Proceedings Design, Automation and Test in Europe Conference and Exhibition 2000 (Cat. No. PR00537), P53, DOI 10.1109/DATE.2000.840015