A High-Speed Low-Power Multitask Digital Vision Chip

被引:0
|
作者
Noohi, Mohammad Sajad [1 ]
Sayedi, Sayed Masoud [1 ]
Jalili, Armin [1 ]
机构
[1] Isfahan Univ Technol, Dept Elect & Comp Engn, Esfahan, Iran
关键词
digital vision chip; in-pixel image processing; high speed general purpose vision chip; robotic vision; PROCESSOR; PIXEL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new pixel architecture for the use in a multitask digital vision chip is presented. The architecture is based on SIMD parallel processing, and it is configurable to perform different binary image processing operations in high speed and with low power consumption. The proposed circuit can output the result in each period of its operating frequency, which makes it very suitable for high speed real time applications. An array of 32*64 pixels has been simulated in 0.18 mu m CMOS technology. The array works at 80 MHz clock frequency, and each pixel of it only consumes 3.4 mu W. The results of image processing on the array show the high performance of the circuit.
引用
收藏
页码:161 / 165
页数:5
相关论文
共 50 条
  • [41] Special section on low-power and high-speed chips
    1600, Maruzen Co., Ltd. (E100C):
  • [42] CMOS comparators for high-speed and low-power applications
    Menendez, Eric R.
    Maduike, Dumezie K.
    Garg, Rajesh
    Khatri, Sunil P.
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 76 - +
  • [43] Special Section on Low-Power and High-Speed Chips
    Egawa, Ryusuke
    Wada, Yasutaka
    IEICE Transactions on Electronics, 2024, E107.C (06) : 153 - 154
  • [44] High-speed and low-power repeater for VLSI interconnects
    A.Karthikeyan
    P.S.Mallick
    Journal of Semiconductors, 2017, 38 (10) : 83 - 87
  • [45] Low-power design of high-speed A/D converters
    Kawahito, S
    Honda, K
    Furuta, M
    Kawai, N
    Miyazaki, D
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 468 - 478
  • [46] High-Speed, Low-Power Optical Modulators in Silicon
    Leuthold, J.
    Koos, C.
    Freude, W.
    Alloatti, L.
    Palmer, R.
    Korn, D.
    Pfeifle, J.
    Lauermann, M.
    Dinu, R.
    Wehrli, S.
    Jazbinsek, M.
    Gunter, P.
    Waldow, M.
    Wahlbrink, T.
    Bolten, J.
    Fournier, M.
    Fedeli, J. M.
    Bogaerts, W.
    Yu, H.
    2013 15TH INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS (ICTON 2013), 2013,
  • [47] GAAS LOW-POWER INTEGRATED-CIRCUITS FOR A HIGH-SPEED DIGITAL SIGNAL PROCESSOR
    SINGH, HP
    SADLER, RA
    IRVINE, JA
    GORDER, GE
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (02) : 240 - 249
  • [48] Special section on low-power and high-speed chips
    Arakawa, Fumio
    Ikeda, Makoto
    IEICE Transactions on Electronics, 2017, E100.C (03) : 221 - 222
  • [49] Special section on low-power and high-speed chips
    Arakawa, Fumio
    Ikeda, Makoto
    IEICE Transactions on Electronics, 2021, 1 (06) : 213 - 214
  • [50] A Low-Power High-Speed Hybrid Full Adder
    Mewada, Manan
    Zaveri, Mazad
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,