Passage of Faulty Nodes: A Novel Approach for Fault-Tolerant Routing on NoCs

被引:8
作者
Kurokawa, Yota [1 ]
Fukushi, Masaru [1 ]
机构
[1] Yamaguchi Univ, Grad Sch Sci & Technol Innovat, Ube, Yamaguchi 7558611, Japan
关键词
Network on Chips; 2D mesh; fault-tolerant routing; passage; XY routing; TURN MODEL; MESHES; ALGORITHM;
D O I
10.1587/transfun.E102.A.1702
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the problem of developing an efficient fault-tolerant routing method for 2D mesh Network-on-Chips (NoCs) to realize dependable and high performance many core systems. Existing fault-tolerant routing methods have two critical problems of high communication latency and low node utilization. Unlike almost all existing methods where packets always detour faulty nodes, we propose a novel and unique approach that packets can pass through faulty nodes. For this approach, we enhance the common NoC architecture by adding switches and links around each node and propose a fault-tolerant routing method with no virtual channels based on the well-known simple XY routing method. Simulation results show that the proposed method reduces average communication latency by about 97.1% compared with the existing method, without sacrificing fault-free nodes.
引用
收藏
页码:1702 / 1710
页数:9
相关论文
共 24 条
[21]   A fault-tolerant and deadlock-free routing protocol in 2D meshes based on odd-even turn model [J].
Wu, J .
IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (09) :1154-1169
[22]   Constructing Sub-Arrays with Short Interconnects from Degradable VLSI Arrays [J].
Wu Jigang ;
Srikanthan, Thambipillai ;
Jiang, Guiyuan ;
Wang, Kai .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2014, 25 (04) :929-938
[23]   A General Fault-Tolerant Minimal Routing for Mesh Architectures [J].
Zhao, Hongzhi ;
Bagherzadeh, Nader ;
Wu, Jie .
IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (07) :1240-1246
[24]  
Zokaee F, 2017, INT HIGH LEVEL DESIG, P17, DOI 10.1109/HLDVT.2017.8167458