An Efficient High-Throughput Generic QAM Transmitter with Scalable Spiral FIR Filter

被引:1
|
作者
Figuli, Shalina Percy Delicia [1 ]
Becker, Juergen [1 ]
机构
[1] KIT, Inst Informat Proc Technol, Engesserstr 5, D-76131 Karlsruhe, Germany
关键词
QAM; parallelization; FPGA; FIR; BEE COLONY OPTIMIZATION; DESIGN;
D O I
10.1142/S0218126619500154
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The need for efficient Finite Impulse Response (FIR) filters in high-speed applications such as telecommunications targets Field Programmable Gate Arrays (FPGAs) as an effective and flexible platform for digital implementation. Although FIR filter offers many advantages, its convolution nature poises a challenge in parallelization due to data dependency and computational complexity. To resolve this, we propose a novel FPGA-based reconfigurable filter architecture, which processes several data samples in parallel and breaks down data interdependency in a spiral fashion. Experimental results show a throughput of 7.2 GSPS with an operating frequency of only 450MHz for a filter length of 11 with 16 parallel inputs. With parallelization of 4, it is 4.44 times faster than the state-of-the-art solution for a filter length of 16 and a promising 1.04 GSPS throughput is achieved for a higher order of length 61. Incorporated into a generic Quadrature Amplitude Modulation (QAM) transmitter fitted with Forward Error Correction technique, a maximum throughput of 23 Gb/s is achieved by the system for processing 16 input samples in parallel. In comparison to the state-of-the-art mixed domain approach, a threefold performance gain, while utilizing comparatively less Look-up Tables (LUTs), registers and DSP48 slices with an average gain factor of 43.3x, 4.7x and 3.9x, respectively, is accomplished.
引用
收藏
页数:33
相关论文
共 50 条
  • [21] A Reconfigurable High-speed Spiral FIR Filter Architecture
    Figuli, Shalina Percy Delicia
    Figuli, Peter
    Becker, Juergen
    2017 40TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2017, : 532 - 537
  • [22] FPGA Implementation of High-throughput Complex Adaptive Equalizer for QAM Receiver
    Ma, Siqiang
    Chen, Yong'en
    2012 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2012,
  • [23] Low-Power, High-Throughput, and Low-Area Adaptive FIR Filter Based on Distributed Arithmetic
    Park, Sang Yoon
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (06) : 346 - 350
  • [24] High Throughput Pipelined Implementation Of Reconfigurable FIR Filter For SDR
    Gnanasekaran, M.
    Manikandan, M.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 362 - 364
  • [25] Simple and efficient method for improving high-throughput screening and high-throughput docking results.
    Glick, M
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2004, 227 : U914 - U914
  • [26] High-Throughput Cell Trapping in the Dentate Spiral Microfluidic Channel
    Lu, Jiawei
    Dai, Bo
    Wang, Kan
    Long, Yan
    Yang, Zhuoqing
    Chen, Junyi
    Huang, Shaoqi
    Zheng, Lulu
    Fu, Yongfeng
    Wan, Wenbin
    Zhuang, Songlin
    Guan, Yangtai
    Zhang, Dawei
    MICROMACHINES, 2021, 12 (03) : 1 - 11
  • [27] A scalable system architecture for high-throughput turbo-decoders
    Thul, MJ
    Gilbert, F
    Vogt, T
    Kreiselmaier, G
    Wehn, N
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 39 (1-2): : 63 - 77
  • [28] Scalable high-throughput identification of genetic targets by network filtering
    Bevilacqua, Vitoantonio
    Pannarale, Paolo
    BMC BIOINFORMATICS, 2013, 14
  • [29] StreamStorage: High-throughput and Scalable Storage Technology for Streaming Data
    Maeda, Munenori
    Ozawa, Toshihiro
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2014, 50 (01): : 24 - 29
  • [30] A high-throughput scalable BNN accelerator with fully pipelined architecture
    Zhe Han
    Jingfei Jiang
    Jinwei Xu
    Peng Zhang
    Xiaoqiang Zhao
    Dong Wen
    Yong Dou
    CCF Transactions on High Performance Computing, 2021, 3 : 17 - 30