Continuous time ΣΔ modulator based on digital delay loop and time quantisation

被引:1
|
作者
Hernandez, L. [1 ]
Prefasi, E. [1 ]
机构
[1] Univ Carlos III Madrid, Dept Elect Technol, Madrid 28911, Spain
关键词
D O I
10.1049/el.2010.8604
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new sigma delta (Sigma Delta) modulator suitable for ultra-low power data converters is introduced. The proposed architecture is based on time encoding and quantisation using voltage controlled delays such as digital inverters. The delays together with a phase comparator implement a synchronous pulse width modulator (PWM) and a discrete time integrator. An additional analogue integrator provides second-order noise shaping and compensates the nonlinearity of the digital delay. Time quantisation of the two-level PWM signal allows implementing a multibit modulator without requiring linear multibit DACs. counter counter
引用
收藏
页码:1655 / U117
页数:2
相关论文
共 50 条
  • [31] A Continuous-Time ΔΣ ADC Utilizing Time Information for Two Cycles of Excess Loop Delay Compensation
    Hu, Yue
    Venkatram, Hariprasath
    Maghari, Nima
    Moon, Un-Ku
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1063 - 1067
  • [32] fT-Integrator in digital CMOS process for continuous-time ΣΔ modulator
    Khumsat, P
    Worapishet, A
    Burdett, A
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 323 - 326
  • [33] A current-mode continuous-time sigma-delta modulator based on translinear loop principle
    Jelodarian, P.
    Farshidi, E.
    World Academy of Science, Engineering and Technology, 2010, 42 : 514 - 517
  • [34] Digital excess loop delay compensation technique with embedded truncator for continuous-time delta-sigma modulators
    He, Tao
    Zhang, Yi
    Temes, Gabor C.
    ELECTRONICS LETTERS, 2016, 52 (01) : 20 - 21
  • [35] Digital Tracker for a Class of Continuous Time-Delay Singular Systems
    Hu, Nien-Tsu
    Wu, Ter-Feng
    Tsai, Pu-Sheng
    Chen, Jen-Yang
    2014 TENTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING (IIH-MSP 2014), 2014, : 962 - 965
  • [36] Continuous Time ΣΔ Modulator, Challenges & Possibilities
    Das, Abhijit Kumar
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 378 - 381
  • [37] Excess loop delay in continuous-time delta-sigma modulators
    Cherry, JA
    Snelgrove, WM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (04) : 376 - 389
  • [38] Excess loop delay compensation for continuous-time ΔΣ modulators using interpolation
    Alamdari, H. Hanafi
    El-Sankary, K.
    El-Masry, E.
    ELECTRONICS LETTERS, 2009, 45 (12) : 609 - U10
  • [39] Efficient technique for excess loop delay compensation in continuous-time ΔΣ modulators
    Zhang, Y.
    Chen, C. H.
    Temes, G. C.
    ELECTRONICS LETTERS, 2013, 49 (24) : 1522 - +
  • [40] All Digital Time-To-Digital Converter Using Single Delay-Locked Loop
    Huang, Hong-Yi
    Tsai, Yi-Jui
    Ho, Kung-Liang
    Lin, Chan-Yu
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 341 - 344