Continuous time ΣΔ modulator based on digital delay loop and time quantisation

被引:1
|
作者
Hernandez, L. [1 ]
Prefasi, E. [1 ]
机构
[1] Univ Carlos III Madrid, Dept Elect Technol, Madrid 28911, Spain
关键词
D O I
10.1049/el.2010.8604
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new sigma delta (Sigma Delta) modulator suitable for ultra-low power data converters is introduced. The proposed architecture is based on time encoding and quantisation using voltage controlled delays such as digital inverters. The delays together with a phase comparator implement a synchronous pulse width modulator (PWM) and a discrete time integrator. An additional analogue integrator provides second-order noise shaping and compensates the nonlinearity of the digital delay. Time quantisation of the two-level PWM signal allows implementing a multibit modulator without requiring linear multibit DACs. counter counter
引用
收藏
页码:1655 / U117
页数:2
相关论文
共 50 条
  • [1] A Continuous-Time ΔΣ Modulator with a Digital Technique for Excess Loop Delay Compensation
    Zhang, Yi
    Chen, Chia-Hung
    He, Tao
    Meng, Xin
    Temes, Gabor C.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 934 - 937
  • [2] A continuous-time switched-current ΣΔ modulator with reduced loop delay
    Luh, L
    Choma, J
    Draper, J
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 286 - 291
  • [3] Study of Q Factor and Loop Delay Effects of a Continuous-Time Δ Σ AD Modulator
    Lin, Haijun
    Motozawa, Atushi
    Lo Re, Pascal
    Iizuka, Kunihiko
    Kobayashi, Haruo
    San, Hao
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 230 - +
  • [4] A Continuous-Time Sigma-Delta Modulator With Continuous-Time Delay-Based Integrator
    Xiong, Jiu
    Liu, Jin
    Lee, Hoi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 914 - 918
  • [5] A Hybrid Time to Digital Converter based on Digital Delay Locked Loop and Analog Time to Amplitude Converter
    Malass, Imane
    Uhring, Wilfried
    Le Normand, Jean-Pierre
    Dumas, Norbert
    Dadouche, Foudil
    2017 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2017, : 322 - 325
  • [6] A time-delay digital tanlock loop
    Hussain, ZM
    Boashash, B
    Hassan-Ali, M
    Al-Araji, SR
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2001, 49 (08) : 1808 - 1815
  • [7] Initialization for time delay digital tanlock loop
    Al-Ali, Omar Al-kharji
    Al-Qutayri, Mahmoud
    Al-Araji, Saleh
    Anani, Nader
    2015 INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY RESEARCH (ICTRC), 2015, : 108 - 111
  • [8] Implementation of reconfigurable time delay digital tanlock loop
    Al-Qutayri, MA
    Al-Araji, SR
    Al-Moosa, NI
    Smart Structures, Devices, and Systems II, Pt 1 and 2, 2005, 5649 : 110 - 117
  • [9] Design of a delay-locked-loop-based time-to-digital converter
    Ma Zhaoxin
    Bai Xuefei
    Huang Lu
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (09)
  • [10] Design of a delay-locked-loop-based time-to-digital converter
    马昭鑫
    白雪飞
    黄鲁
    Journal of Semiconductors, 2013, (09) : 109 - 115